Rev. 2.0, 11/00, page 567 of 1037
25.4
Usage Notes
(1) In master mode, if an instruction to generate a start condition is immediately followed by an
instruction to generate a stop condition, neither condition will be output correctly. To output
consecutive start and stop conditions, after issuing the instruction that generates the start
condition, read the relevant ports, check that SCL and SDA are both low, then issue the
instruction that generates the stop condition.
(2) Either of the following two conditions will start the next transfer. Pay attention to these
conditions when reading or writing to ICDR.
(a) Write access to ICDR when ICE = 1 and TRS = 1 (including automatic transfer from
ICDRT to ICDRS)
(b) Read access to ICDR when ICE = 1 and TRS = 0 (including automatic transfer from
ICDRS to ICDRR)
(3) Table 25.5 shows the timing of SCL and SDA output in synchronization with the internal
clock. Timings on the bus are determined by the rise and fall times of signals affected by the
bus load capacitance, series resistance, and parallel resistance.
Table 25.5 I
2
C Bus Timing (SCL and SDA Output)
Item
Symbol
Output Timing
Unit
Notes
SCL output cycle time
t
SCLO
28t
cyc
to 256t
cyc
ns
SCL output high pulse width
t
SCLHO
0.5t
SCLO
ns
SCL output low pulse width
t
SCLLO
0.5t
SCLO
ns
SDA output bus free time
t
BUFO
0.5t
SCLO
-1t
cyc
ns
Start condition output hold time
t
STAHO
0.5t
SCLO
-1t
cyc
ns
Retransmission start condition
output setup time
t
STASO
1t
SCLO
ns
Stop condition output setup time
t
STOSO
0.5t
SCLO
+2t
cyc
ns
Data output setup time (master)
1t
SCLLO
-3t
cyc
ns
Data output setup time (slave)
t
SDASO
1t
SCLL
- (6t
cyc
or 12t
cyc
*
1
)
ns
Data output hold time
t
SDAHO
3t
cyc
ns
Figure 28.10
(reference)
Note:
1. 6t
cyc
when IICX is 0, 12t
cyc
when 1.
(4) SCL and SDA input is sampled in synchronization with the internal clock. The AC timing
therefore depends on the system clock cycle t
cyc
, as shown in table 29.6 in section 29,
Electrical Characteristics. Note that the I
2
C bus interface AC timing specifications will not
be met with a system clock frequency of less than 5 MHz.
Содержание Hitachi H8S/2191
Страница 123: ...Rev 2 0 11 00 page 96 of 1037...
Страница 149: ...Rev 2 0 11 00 page 122 of 1037...
Страница 197: ...Rev 2 0 11 00 page 170 of 1037...
Страница 247: ...Rev 2 0 11 00 page 220 of 1037...
Страница 249: ...Rev 2 0 11 00 page 222 of 1037...
Страница 347: ...Rev 2 0 11 00 page 320 of 1037...
Страница 357: ...Rev 2 0 11 00 page 330 of 1037...
Страница 417: ...Rev 2 0 11 00 page 390 of 1037...
Страница 431: ...Rev 2 0 11 00 page 404 of 1037...
Страница 439: ...Rev 2 0 11 00 page 412 of 1037...
Страница 457: ...Rev 2 0 11 00 page 430 of 1037...
Страница 525: ...Rev 2 0 11 00 page 498 of 1037...
Страница 543: ...Rev 2 0 11 00 page 516 of 1037...
Страница 639: ...Rev 2 0 11 00 page 612 of 1037 28 1 2 Block Diagram Figure 28 1 shows a block diagram of the servo circuits...
Страница 845: ...Rev 2 0 11 00 page 818 of 1037...