Rev. 2.0, 11/00, page 663 of 1037
(4) FIFO Output Pattern Register 1 (FPDRA)
8
*
9
*
W
10
*
W
11
*
12
*
W
*
W
13
14
*
15
—
—
NarrowFFA
VFFA
AFFA
VpulseA
MlevelA
1
W
W
W
ADTRGA
STRIGA
0
*
1
*
W
2
*
W
3
*
4
*
W
*
W
5
6
*
7
PPGA4
PPGA3
PPGA2
PPGA1
PPGA0
*
W
PPGA7
W
W
W
PPGA6
PPGA5
Bit :
Initial value :
R/W :
Bit :
Initial value :
R/W :
Note:
*
Undetermined
FPDRA is a buffer register for the output pattern register of FIFO1. When the timing pattern is
written in FTPRA the output pattern data written in FPDRA is written at the same time to the
position pointed by the buffer pointer of FIFO1. Be sure to write the output pattern data in
FPDRA before writing it in FTPRA.
FPDRA is a 16-bit write-only register. Only a word access is valid. If a byte access is
attempted, resulting operation is not assured. No read is valid. If a read is attempted, an
undetermined value is read out. It is not initialized by a reset, stand-by or module stop,
accordingly be sure to write data before use.
Bit 15: Reserved
It cannot be written in or read out.
Bit 14: A/D Trigger A Bit (ADTRGA)
A signal for starting the A/D converter hardware.
Bit 13: S-TRIGA Bit (STRIGA)
A signal for generating an interrupt by pattern data. When STRIGA is selected by ISEL, pattern
data changes from 0 to 1, and thus generates an interrupt.
Bit 12: NarrowFFA Bit (NarrowFFA)
Controls the Narrow Video Head.
Bit 11: VideoFFA Bit (VFFA)
Controls the Video Head.
Bit 10: AudioFFA Bit (AFFA)
Controls the Audio Head.
Bit 9: VpulseA Bit (VpulseA)
Used for generating an additional V signal. See section 28.12, Additional V Signal Generator,
for more information.
Содержание Hitachi H8S/2191
Страница 123: ...Rev 2 0 11 00 page 96 of 1037...
Страница 149: ...Rev 2 0 11 00 page 122 of 1037...
Страница 197: ...Rev 2 0 11 00 page 170 of 1037...
Страница 247: ...Rev 2 0 11 00 page 220 of 1037...
Страница 249: ...Rev 2 0 11 00 page 222 of 1037...
Страница 347: ...Rev 2 0 11 00 page 320 of 1037...
Страница 357: ...Rev 2 0 11 00 page 330 of 1037...
Страница 417: ...Rev 2 0 11 00 page 390 of 1037...
Страница 431: ...Rev 2 0 11 00 page 404 of 1037...
Страница 439: ...Rev 2 0 11 00 page 412 of 1037...
Страница 457: ...Rev 2 0 11 00 page 430 of 1037...
Страница 525: ...Rev 2 0 11 00 page 498 of 1037...
Страница 543: ...Rev 2 0 11 00 page 516 of 1037...
Страница 639: ...Rev 2 0 11 00 page 612 of 1037 28 1 2 Block Diagram Figure 28 1 shows a block diagram of the servo circuits...
Страница 845: ...Rev 2 0 11 00 page 818 of 1037...