
Rev. 2.0, 11/00, page II of V
Page
Item
Revisions (See Manual for Details)
134
7.3.2 Flash Memory Control
Register 2 (FLMCR2)
Description amended
The ESU and PSU bits are cleared to 0 in power-
down state (excluding the medium-speed mode,
module stop mode, and sleep mode), hardware
protect mode, and software protect mode.
Description amended
EBR1 and EBR2 are each initialized to H’00 by a
reset, in power-down state (excluding the medium-
speed mode, module stop mode, and sleep mode),
when a low level is input to the FWE pin, or when a
high level is input to the FWE pin and the SWE bit in
FLMCR1 is not set.
136
7.3.3 Erase Block Registers 1
and 2 (EBR1, EBR2)
Table 7.4 Flash Memory Erase Blocks
EB3 address amended
138
7.4 On-Board Programming
Modes
Table 7.5 Setting On-Board Programming Modes
MD0 pin level in use program mode amended
140
Figure 7.8 Boot Mode Execution Procedure
Flow amended
141
Table 7.6 System Clock Frequencies for which
Automatic Adjustment of This LSI Bit Rate is
Possible
2400-bps transfer bit rate deleted
142
7.4.1 Boot Mode
Figure 7.10 RAM Areas in Boot Mode
Programming control program area amended
145
7.5.1 Program Mode
Description amended
(For details, see the flowchart in figure 7.12.)
146
7.5.2 Program-Verify Mode
Description amended
(For details, see the flowchart in figure 7.12.)
7.5.3 Erase Mode
Description amended
(For details, see the flowchart in figure 7.13.)
148
7.5.4 Erase-Verify Mode
Description amended
(For details, see the flowchart in figure 7.13.)
150
7.6.1 Hardware Protection
Table 7.7 Hardware Protection
Reset/standby protection description amended
152
7.6.3 Error Protection
FLER bit setting condition (3) amended
Figure 7.14 Flash Memory State Transitions
amended
153
7.7 Interrupt Handling when
Programming/Erasing Flash
Memory
Note 1 amended
154
7.8.2 Socket Adapters and
Memory Map
Table 7.9 Socket Adapter Product Codes
amended
Содержание Hitachi H8S/2191
Страница 123: ...Rev 2 0 11 00 page 96 of 1037...
Страница 149: ...Rev 2 0 11 00 page 122 of 1037...
Страница 197: ...Rev 2 0 11 00 page 170 of 1037...
Страница 247: ...Rev 2 0 11 00 page 220 of 1037...
Страница 249: ...Rev 2 0 11 00 page 222 of 1037...
Страница 347: ...Rev 2 0 11 00 page 320 of 1037...
Страница 357: ...Rev 2 0 11 00 page 330 of 1037...
Страница 417: ...Rev 2 0 11 00 page 390 of 1037...
Страница 431: ...Rev 2 0 11 00 page 404 of 1037...
Страница 439: ...Rev 2 0 11 00 page 412 of 1037...
Страница 457: ...Rev 2 0 11 00 page 430 of 1037...
Страница 525: ...Rev 2 0 11 00 page 498 of 1037...
Страница 543: ...Rev 2 0 11 00 page 516 of 1037...
Страница 639: ...Rev 2 0 11 00 page 612 of 1037 28 1 2 Block Diagram Figure 28 1 shows a block diagram of the servo circuits...
Страница 845: ...Rev 2 0 11 00 page 818 of 1037...