
Rev. 2.0, 11/00, page 568 of 1037
(5) The I
2
C bus interface specification for the SCL rise time tsr is under 1000 ns (300 ns for
high-speed mode). In master mode, the I
2
C bus interface monitors the SCL line and
synchronizes one bit at a time during communication. If t
sr
(the time for SCL to go from low
to V
IH
) exceeds the time determined by the input clock of the I
2
C bus interface, the high
period of SCL is extended. The SCL rise time is determined by the pull-up resistance and
load capacitance of the SCL line. To insure proper operation at the set transfer rate, adjust
the pull-up resistance and load capacitance so that the SCL rise time does not exceed the
values given in table 25.6.
Table 25.6 Permissible SCL Rise Time (t
sr
) Values
Time Indication [ns]
IICX
t
cyc
Indication
I
2
C Bus
Specification
(Max.)
φ
= 5 MHz
φ
= 8 MHz
φ
= 10 MHz
Normal
mode
1000
←
937
750
0
7.5t
cyc
High-speed
mode
300
←
←
←
Normal
mode
1000
←
←
←
1
17.5t
cyc
High-speed
mode
300
←
←
←
(6) The I
2
C bus interface specifications for the SCL and SDA rise and fall times are under 1000
ns and 300 ns. The I
2
C bus interface SCL and SDA output timing is prescribed by t
Scyc
and
t
cyc
, as shown in table 25.5. However, because of the rise and fall times, the I
2
C bus interface
specifications may not be satisfied at the maximum transfer rate. Table 25.7 shows output
timing calculations for different operating frequencies, including the worst-case influence of
rise and fall times.
t
BUFO
fails to meet the I
2
C bus interface specifications at any frequency. The solution is either
(a) to provide coding to secure the necessary interval (approximately 1
µ
s) between issuance
of a stop condition and issuance of a start condition, or (b) to select devices whose input
timing permits this output timing for use as slave devices connected to the I
2
C bus.
t
SCLLO
in high-speed mode and t
STASO
in standard mode fail to satisfy the I
2
C bus interface
specifications for worst-case calculations of t
Sr
/t
Sf
. Possible solutions that should be
investigated include (a) adjusting the rise and fall times by means of a pull-up resistor and
capacitive load, (b) reducing the transfer rate to meet the specifications, or (c) selecting
devices whose input timing permits this output timing for use as slave devices connected to
the I
2
C bus.
Содержание Hitachi H8S/2191
Страница 123: ...Rev 2 0 11 00 page 96 of 1037...
Страница 149: ...Rev 2 0 11 00 page 122 of 1037...
Страница 197: ...Rev 2 0 11 00 page 170 of 1037...
Страница 247: ...Rev 2 0 11 00 page 220 of 1037...
Страница 249: ...Rev 2 0 11 00 page 222 of 1037...
Страница 347: ...Rev 2 0 11 00 page 320 of 1037...
Страница 357: ...Rev 2 0 11 00 page 330 of 1037...
Страница 417: ...Rev 2 0 11 00 page 390 of 1037...
Страница 431: ...Rev 2 0 11 00 page 404 of 1037...
Страница 439: ...Rev 2 0 11 00 page 412 of 1037...
Страница 457: ...Rev 2 0 11 00 page 430 of 1037...
Страница 525: ...Rev 2 0 11 00 page 498 of 1037...
Страница 543: ...Rev 2 0 11 00 page 516 of 1037...
Страница 639: ...Rev 2 0 11 00 page 612 of 1037 28 1 2 Block Diagram Figure 28 1 shows a block diagram of the servo circuits...
Страница 845: ...Rev 2 0 11 00 page 818 of 1037...