
Rev. 2.0, 11/00, page 650 of 1037
28.4
HSW (Head-switch) Timing Generator
28.4.1
Overview
The HSW timing generator consists of one 5-bit counter and one 16-bit counter, matching
circuit, and two 31-bit 10-stage FIFOs.
The 5-bit counter counts the DFG pulses following a DPG pulse. Each of them determines the
timing to reset the 16-bit timer for each field. The matching circuit compares the timing data in
the most significant 16 bits of FIFO with the 16-bit timer, and controls the output of pattern data
set in the least significant 15 bits of FIFO. The 16-bit timer is a timer clocked by a
φ
s/4 clock
source, and can be used as a PPG (Programmable Pattern Generator) as well as a free-running
counter (FRC). If used as a free-running counter, it is cleared by overflow (FRCOVF) of the
Prescaler unit. Accordingly, two free-running counter operate in sync.
28.4.2
Block Diagram
Figure 28.22 shows a block diagram of the HSW timing generator.
Содержание Hitachi H8S/2191
Страница 123: ...Rev 2 0 11 00 page 96 of 1037...
Страница 149: ...Rev 2 0 11 00 page 122 of 1037...
Страница 197: ...Rev 2 0 11 00 page 170 of 1037...
Страница 247: ...Rev 2 0 11 00 page 220 of 1037...
Страница 249: ...Rev 2 0 11 00 page 222 of 1037...
Страница 347: ...Rev 2 0 11 00 page 320 of 1037...
Страница 357: ...Rev 2 0 11 00 page 330 of 1037...
Страница 417: ...Rev 2 0 11 00 page 390 of 1037...
Страница 431: ...Rev 2 0 11 00 page 404 of 1037...
Страница 439: ...Rev 2 0 11 00 page 412 of 1037...
Страница 457: ...Rev 2 0 11 00 page 430 of 1037...
Страница 525: ...Rev 2 0 11 00 page 498 of 1037...
Страница 543: ...Rev 2 0 11 00 page 516 of 1037...
Страница 639: ...Rev 2 0 11 00 page 612 of 1037 28 1 2 Block Diagram Figure 28 1 shows a block diagram of the servo circuits...
Страница 845: ...Rev 2 0 11 00 page 818 of 1037...