
Rev. 2.0, 11/00, page 230 of 1037
Table 10.4 External Clock Output Settling Delay Time
(Conditions: V
CC
= 4.0 V to 5.5 V, AV
CC
= 4.0 V to 5.5 V, V
SS
= AV
SS
= 0 V)
Item
Symbol
Min
Max
Unit
Notes
External clock output settling
delay time
t
DEXT
*
500
µ
s
Figure 10.7
Note:
*
t
DEXT
includes 20 t
CYC
of
5(6
pulse width (t
RESW
).
t
DEXT
*
RES
(Internal)
OSC1
V
CC
4.0 V
Note:
*
t
DEXT
includes 20 t
cyc
of RES pulse width (t
RESW
).
Figure 10.7 External Clock Output Settling Delay Timing
Содержание Hitachi H8S/2191
Страница 123: ...Rev 2 0 11 00 page 96 of 1037...
Страница 149: ...Rev 2 0 11 00 page 122 of 1037...
Страница 197: ...Rev 2 0 11 00 page 170 of 1037...
Страница 247: ...Rev 2 0 11 00 page 220 of 1037...
Страница 249: ...Rev 2 0 11 00 page 222 of 1037...
Страница 347: ...Rev 2 0 11 00 page 320 of 1037...
Страница 357: ...Rev 2 0 11 00 page 330 of 1037...
Страница 417: ...Rev 2 0 11 00 page 390 of 1037...
Страница 431: ...Rev 2 0 11 00 page 404 of 1037...
Страница 439: ...Rev 2 0 11 00 page 412 of 1037...
Страница 457: ...Rev 2 0 11 00 page 430 of 1037...
Страница 525: ...Rev 2 0 11 00 page 498 of 1037...
Страница 543: ...Rev 2 0 11 00 page 516 of 1037...
Страница 639: ...Rev 2 0 11 00 page 612 of 1037 28 1 2 Block Diagram Figure 28 1 shows a block diagram of the servo circuits...
Страница 845: ...Rev 2 0 11 00 page 818 of 1037...