PAC25140 Users Guide Preview
No portion of this
document may be reproduced or reused in any form without Qorvo’s prior written consent
Rev. 1.0.0 28 February 2023 © 2023 Qorvo US, Inc.
65 of 77
8.3
Driver Manager
Features
•
High-Side gate drivers for CHG and DSG FET
•
Low-side gate driver for external FUSE
8.3.1 Block Diagram
DRIVER MANAGER
SOC BUS
CHG
HSD
APPLICATION SPECIFIC
POWER DRIVERS
DSG
HSD
FUSE
VCP
VCP
LSD
VP
DRVEN.DRVEN
FUSE.FUSEEN
ICBCTL0
ICBCTL1
DRVEN.DRVEN
PROT
PROT
Functional Description
The Application Specific Power Drivers
TM
(ASPD) module drives the gate of the external CHG and DSG
FETs and external protection fuse FET for the battery pack.
The CHG and DSG FET gates are driven from the CHG and DSG pins. The gate drive voltage for the
CHG and DSG FETs is VCP (BAT + 9V). The FUSE output is a low-side switch supplied by VP which is
intended for driving the gate on an external FET, which is used to blow an external fuse in series with
PACK+ and the battery stack.
The ASPD also integrates gate driver over-current, under-voltage and over-voltage protection. Over
current and battery over voltage protections can be enabled using the SIGMGRCTL1 register and the
PROTEN register. These protections control the nPROT_CHG and nPROT_DSG signals that disable
the gate drivers when active.
8.4
Cell Balancing
The PAC25140 contains integrated cell balancing FETs for up to 20 cells.
Features