PAC25140 Users Guide Preview
No portion of this
document may be reproduced or reused in any form without Qorvo’s prior written consent
Rev. 1.0.0 28 February 2023 © 2023 Qorvo US, Inc.
10 of 77
3
ARCHITECTURAL BLOCK DIAGRAM
For Below is an architecture block diagram of the PAC25140 device.
Figure 3-1 PAC25140 Architectural Block Diagram
IO
128kB FLASH
32kB SRAM
CLOCK
CONTROL
RTC/Calendar
GPIO
USART (3)
I2C
CAN
SYSTEM
CONTROL
A
P
B
/A
H
B
PAC25140
Power Application Controller
PX.Y
DEBUG/
ETM
ARM
CORTEX-M4F
CORE
TIMERS (4)
DEAD TIME
(16)
PWM/CC (32)
PWM ENGINE
PX.Y
PX.Y
PX.Y
PX.Y
PX.Y
BRIDGE
WWDT
DTSE
DATA ACQUISITION
AND SEQUENCER
12-BIT
ADC
M
U
X
1kB INFO
FLASH
GP TIMER (2)
CRC
S
O
C
B
U
S
POWER
MANAGER
Configurable Analog
Front End (CAFÉ)
PGA
ISNSP
ISNSN
HSGD
APPLICATION SPECIFIC
POWER DRIVERS
HSGD
M
U
X
16-bit
SD ADC
VB1
VB20
PACK+, BAT, VIN
...
Cell
Balance
...
...
LSGD
LDOs
VCORE
VCC33
VSYS
VCCIO
HIGH-
VOLTAGE
BUCK SUPPLY
VIN
DRM
VP
BST
SRC
CSM
HV
Charge Pump
VCP
BAT
PACK+
A
F
E
M
U
X
16-bit
SD ADC
VCP, VP, VSYS
VCC33, VCCIO, VCORE
VREF, VPTAT
FUSE, CHG, DSG
BAT
AIO0
Push
Button
AIO0
CHG
DSG
FUSE
VB20
VB19
...
VB0
VB1
PB
PX.Y