PAC25140 Users Guide Preview
No portion of this
document may be reproduced or reused in any form without Qorvo’s prior written consent
Rev. 1.0.0 28 February 2023 © 2023 Qorvo US, Inc.
29 of 77
6.5.6 SOC.WATCHDOG
Register 6-6 SOC.WATCHDOG (SOC Watchdog Configuration, 05h)
BIT
NAME
ACCESS
RESET
DESCRIPTION
7
SRST
R/W
0x0
Soft Reset. This bit can be set to issue a system soft reset.
This bit is always read as 0b. When set, the STATUS.SRST
bit will be latched to a 1b so the MCU knows the system is
being started after a soft reset.
0b: Do not issue soft reset
1b: Issue soft reset
6:4
RFU
R
0x0
Reserved
3
WDTEN
R/W
0x0
Watchdog Timer Enable. Cleared during hard reset.
0b: disabled
1b: enabled
2:0
TWD
R/W
0x0
Watch-dog Timer.
000b: 62.5ms
001b: 125ms
010b: 250ms
011b: 500ms
100b: 1s
101b: 2s
110b: 4s
111b: 8s