PAC25140 Users Guide Preview
No portion of this
document may be reproduced or reused in any form without Qorvo’s prior written consent
Rev. 1.0.0 28 February 2023 © 2023 Qorvo US, Inc.
25 of 77
BIT
NAME
ACCESS
RESET
DESCRIPTION
7
HWRSTAT
R
0x0
Hardware Reset Status. Bit is set on hardware reset and is
cleared when written to 1b.
0b: No hardware reset
1b: Hardware reset
6
SRST
R
0x0
Soft Reset Event. Bit is set on software reset event and is
cleared when written to 1b.
0b: No software reset
1b: Software reset
5
WDTRSTAT
R
0x0
Watchdog Timer Reset Status. When enabled, this bit is set
on Watchdog Timer Reset and cleared when written to 1b.
0b: No WDT reset
1b: WDT Reset
4
RFU
R
0x0
Reserved
3
VPLOW
R
0x0
Real-time VP Low Status.
0b: No VP low
1b: VP low
2
VPLOW_LATCH
R
0x0
Latched VP Low Status. During VP low condition, this bit is
set and the nIRQ signal is asserted. To clear this bit, write to
1b.
0b: No latched VP low
1b: Latched VP low
1
PBSTAT
R
0x0
Real-time Push-button Status.
0b: Push-button not active
1b: push-button active
0
PBSTAT_LATCH
R
0x0
Latched Push-button Status. This bit is set in normal
operation as long as the push button is enabled and on for
more than the deglitch time, if not masked. When this bit is
set, it will assert the nIRQ signal.
0b: Latched push-button not active
1b: Latched push-button active