PAC25140 Users Guide Preview
No portion of this
document may be reproduced or reused in any form without Qorvo’s prior written consent
Rev. 1.0.0 28 February 2023 © 2023 Qorvo US, Inc.
71 of 77
8.5.2.1
The EMUX data is written on this bus MSb first from the ADC sequencer. See the timing diagram below.
Figure 9-1 EMUX Timing Diagram
Bits [7:5] should contain 010b so that the EMUX controller will recognize the EMUX data as valid.
At the 8
th
EMUX clock falling edge, the AFE will read the AFEMUXSEL
[4:0]
data. At this time the AFE will
set the AFE MUX to the proper channel, according to this data.