
MPC8349E-mITX-GP Reference Design Platform User’s Guide, Rev. 0
24
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
MPC8349E-mITX-GP Board
Table 15. Reset Configuration Word High (RCWH) Bit Descriptions
Bits
Name
Meaning
Detailed Description
0
PCIHOST
PCI host mode
0
PCI agent
1: Default
PCI host
1
PCI64
PCI 64 bit bus
mode
0: Default
32-bit PCI interface
1
64-bit PCI interface
2
PCI1ARB
PCI1 arbiter
0
PCI1 arbiter disabled
1: Default
PCI1 arbiter enabled
3
PCI2ARB
PCI2 Arbiter
0
PCI2 arbiter disabled
1: Default
PCI2 arbiter enabled
3
Reserved
—
Must be cleared
4
COREDIS
Core disable mode 0: Default
e300 enabled
1
e300 disabled
5
BMS
Boot memory
space
0: Default
0x0000_0000–0x007F_FFFF
1
0xFF80_0000–0xFFFF_FFFF
6–7
BOOTSEQ
Boot sequencer
configuration
00: Default
Boot sequencer is disabled
01
Boot sequencer load configuration from I
2
C
10
Boot sequencer load configuration from EEPROM
11
Reserved
8
SWEN
Software watchdog
enable
0: Default
Disabled
1
Enabled
9–11
ROMLOC
Boot ROM
interface location
000
DDR SDRAM
001
PCI1
010
PCI2
011, 100
Reserved
101
Local bus GPCM, 8 bits
110: Default
Local bus GPCM, 16 bits
111
Local bus GPCM, 32 bits
12–15
Reserved
—
Must be cleared
16–17
TSEC1M
TSEC1 Mode
00
RGMII
01
RTBI
10: Default
GMII
10
TBI