![NXP Semiconductors LPC29 Series Скачать руководство пользователя страница 547](http://html1.mh-extra.com/html/nxp-semiconductors/lpc29-series/lpc29-series_user-manual_1721826547.webp)
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
547 of 571
continued >>
NXP Semiconductors
UM10316
Chapter 32: LPC29xx Supplementary information
2.
Tables
Ordering information . . . . . . . . . . . . . . . . . . . . .5
LPC29xx part overview. . . . . . . . . . . . . . . . . . . .6
Feature comparison . . . . . . . . . . . . . . . . . . . . . .6
Functional blocks and clock domains . . . . . . .12
LPC29xx memory configurations . . . . . . . . . . .15
LPC29xx configuration of peripheral registers .15
LPC29xx memory regions . . . . . . . . . . . . . . . .16
Interrupt vectors address table . . . . . . . . . . . .21
Peripherals base-address overview . . . . . . . . .21
Table 10. Reset pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . .24
Table 11. INT_CLR_ENABLE register bit description . . .27
Table 12. INT_SET_ENABLE register bit description. . . .27
Table 13. INT_STATUS register bit description . . . . . . . .27
Table 14. INT_ENABLE register bit description . . . . . . . .27
Table 15. INT_CLR_STATUS register bit description. . . .28
Table 16. INT_SET_STATUS register bit description . . . .28
Table 17. LPC29xx base clock options . . . . . . . . . . . . . .31
Table 18. CGU0 base clocks . . . . . . . . . . . . . . . . . . . . . .33
Table 19. CGU1 base clocks . . . . . . . . . . . . . . . . . . . . . .38
Table 20. CGU0 register overview (CGU0 base address:
0xFFFF 8000) . . . . . . . . . . . . . . . . . . . . . . . . .39
Table 21. CGU1 register overview (CGU1 base address:
0xFFFF B000) . . . . . . . . . . . . . . . . . . . . . . . . .41
Table 22. FREQ_MON register bit description
Table 23. RDET register bit description (RDET, address
0xFFFF 8018 (CGU0) or 0xFFFF B018 (CGU1))
44
Table 24. XTAL_OSC_STATUS register bit
Table 25. XTAL_OSC_CONTROL register bit
Table 26. PLL_STATUS register bit description
(PLL_STATUS, address 0xFFFF 8024 (CGU0)
and 0xFFFF B024 (CGU1)) . . . . . . . . . . . . . . .46
Table 27. PLL_CONTROL register bit description
(PLL_CONTROL, address 0xFFFF 8028 (CGU0)
and 0xFFFF B028 (CGU1)) . . . . . . . . . . . . . .47
Table 28. FDIV_STATUS_n register bit
Table 29. FDIV_CONF_n register bit
description (FDIV_CONF_n, address 0xFFFF
8030/38/40/48/50/58/60 (CGU0) and
FDIV_CONF_0, address 0xFFFF B028 (CGU1))
50
Table 30. SAFE_CLK_STATUS (address 0xFFFF 8064),
Table 31. SAFE_CLK_CONF (address 0xFFFF 8068),
PCR_CLK_CONF (address 0xFFFF 8078)
register bit description . . . . . . . . . . . . . . . . . . . 51
Table 32. XX_CLK_STATUS register bit description (XX =
Table 33. XX_CLK_CONF register bit description (XX =
Table 34. XX_CLK_STATUS register bit description (XX =
Table 35. XX_CLK_CONF register bit description (XX =
Table 36. BUS_DISABLE register bit description
(BUS_DISABLE, address 0xFFFF 8FF4 (CGU0)
and 0xFFFF BFF4 (CGU1)) . . . . . . . . . . . . . . . 54
Table 37. CGU interrupt sources . . . . . . . . . . . . . . . . . . 54
Table 38. Reset output configuration . . . . . . . . . . . . . . . 55
Table 39. Reset priority . . . . . . . . . . . . . . . . . . . . . . . . . . 57
Table 40. RGU register overview (base address: 0xFFFF
9000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
Table 41. RESET_CONTROL0 register bit
Table 42. RESET_CONTROL1 register bit description
(RESET_CONTROL1, 0xFFFF 9104) . . . . . . 59
Table 43. RESET_STATUS0 register bit description
(RESET_STATUS0, address 0xFFFF 9110) . 60
Table 44. RESET_STATUS1 register bit description
(RESET_STATUS1, address 0xFFFF 9114) . . 60