![NXP Semiconductors LPC29 Series Скачать руководство пользователя страница 147](http://html1.mh-extra.com/html/nxp-semiconductors/lpc29-series/lpc29-series_user-manual_1721826147.webp)
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
147 of 571
NXP Semiconductors
UM10316
Chapter 12: LPC29xx external Static Memory Controller (SMC)
shows the bit assignment of the SMBIDCYR0 to SMBIDCYR7 registers.
4.2 Bank wait-state 1 control registers
The bank wait-state 1 control register configures the external transfer wait-states in read
accesses. The bank configuration register contains the enable and polarity setting for the
external wait.
The minimum wait-states value WST1 can be calculated from the following formula:
Where:
t
a(R)int
= internal read delay. For more information see
Dynamic characteristics.
t
emd(read)
= external-memory read delay in ns.
shows the bit assignment of the SMBWST1R0 to SMBWST1R7 registers.
4.3 Bank wait-state 2 control registers
The bank wait-state 2 control register configures the external transfer wait-states in write
accesses or in burst-read accesses. The bank configuration register contains the enable
and polarity settings for the external wait.
Table 106. SMBIDCYRn register bit description (SMBIDCYR0 to 7, addresses 0x6000 0000,
0x6000 001C, 0x6000 0038, 0x6000 0054, 0x6000 0070, 0x6000 008C, 0x6000 00A8,
0x6000 00C4)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 4
reserved
R
-
Reserved; do not modify. Read as logic 0, write
as logic 0
3 to 0
IDCY[3:0]
R/W
Idle or turnaround cycles. This register contains
the number of bus turnaround cycles added
between read and write accesses. The
turnaround time is the programmed number of
cycles multiplied by the system clock period
Fh*
Table 107. SMBWST1Rn register bit description (SMBWRST1R0 to SMBWRST1R7,
addresses 0x6000 0004, 0x6000 0020, 0x6000 003C, 0x6000 0058, 0x6000 0074,
0x6000 0090, 0x6000 00AC, 0x6000 00C8)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 5
reserved
R
-
Reserved; do not modify. Read as logic 0, write
as logic 0
4 to 0
WST1[4:0]
R/W
Wait-state 1. This register contains the length of
read accesses, except for burst ROM where it
defines the length of the first read access only.
The read-access time is the programmed
number of wait-states multiplied by the system
clock period
1Fh*
WST1
t
a R
( )
int
t
emd read
(
)
+
t
clk sys
(
)
----------------------------------------------
1
–
=