DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
519 of 571
NXP Semiconductors
UM10316
Chapter 30: LPC29xx General Purpose DMA (GPDMA) controller
0xE014 0028 DMACSoftLBReq
DMA Software Last Burst Request Register
0
R/W
0xE014 002C DMACSoftLSReq
DMA Software Last Single Request Register
0
R/W
0xE014 0030 DMACConfig
DMA Configuration Register
0
R/W
0xE014 0034 DMACSync
DMA Synchronization Register
0
R/W
Channel 0 registers
0xE014 0100 DMACC0SrcAddr
DMA Channel 0 Source Address Register
0
R/W
0xE014 0104 DMACC0DestAddr
DMA Channel 0 Destination Address Register
0
R/W
0xE014 0108 DMACC0LLI
DMA Channel 0 Linked List Item Register
0
R/W
0xE014 010C DMACC0Control
DMA Channel 0 Control Register
0
R/W
0xE014 0110
DMACC0Config
DMA Channel 0 Configuration Register
0
R/W
Channel 1 registers
0xE014 0120 DMACC1SrcAddr
DMA Channel 1 Source Address Register
0
R/W
0xE014 0124 DMACC1DestAddr
DMA Channel 1 Destination Address Register
0
R/W
0xE014 0128 DMACC1LLI
DMA Channel 1 Linked List Item Register
0
R/W
0xE014 012C DMACC1Control
DMA Channel 1 Control Register
0
R/W
0xE014 0130 DMACC1Config
DMA Channel 1 Configuration Register
0
R/W
Channel 2 registers
0xE014 0140 DMACC2SrcAddr
DMA Channel 2 Source Address Register
0
R/W
0xE014 0144 DMACC2DestAddr
DMA Channel 2 Destination Address Register
0
R/W
0xE014 0148 DMACC2LLI
DMA Channel 2 Linked List Item Register
0
R/W
0xE014 014C DMACC2Control
DMA Channel 2 Control Register
0
R/W
0xE014 0150 DMACC2Config
DMA Channel 2 Configuration Register
0
R/W
Channel 3 registers
0xE014 0160 DMACC3SrcAddr
DMA Channel 3 Source Address Register
0
R/W
0xE014 0164 DMACC3DestAddr
DMA Channel 3 Destination Address Register
0
R/W
0xE014 0168 DMACC3LLI
DMA Channel 3 Linked List Item Register
0
R/W
0xE014 016C DMACC3Control
DMA Channel 3 Control Register
0
R/W
0xE014 0170 DMACC3Config
DMA Channel 3 Configuration Register
0
R/W
Channel 4 registers
0xE014 0180 DMACC4SrcAddr
DMA Channel 4 Source Address Register
0
R/W
0xE014 0184 DMACC4DestAddr
DMA Channel 4 Destination Address Register
0
R/W
0xE014 0188 DMACC4LLI
DMA Channel 4 Linked List Item Register
0
R/W
0xE014 018C DMACC4Control
DMA Channel 4 Control Register
0
R/W
0xE014 0190 DMACC4Config
DMA Channel 4 Configuration Register
0
R/W
Channel 5 registers
0xE014 01A0 DMACC5SrcAddr
DMA Channel 5 Source Address Register
0
R/W
0xE014 01A4 DMACC5DestAddr
DMA Channel 5 Destination Address Register
0
R/W
0xE014 01A8 DMACC5LLI
DMA Channel 5 Linked List Item Register
0
R/W
0xE014
01AC
DMACC5Control
DMA Channel 5 Control Register
0
R/W
0xE014 01B0 DMACC5Config
DMA Channel 5 Configuration Register
0
R/W
Table 445. Register summary
…continued
Address
Name
Description
Reset state
Access