DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
2 of 571
Contact information
For more information, please visit:
http://www.nxp.com
For sales office addresses, please send an email to:
NXP Semiconductors
UM10316
LPC29xx
Revision history
Rev
Date
Description
00.06
<tbd>
Modifications:
•
CGU chapter updated with description of CGU1 and internal base clocks.
•
SCU chapter: description of SFSP_5_18/18, SEC_DIS, and SEC_STA registers
added.
•
RGU chapter updated.
•
PMU chapter updated.
•
CFID chapter added.
•
Flash/EEPROM chapter updated.
•
Parts LPC2921/23/25, LPC2930, and LPC2939 added.
•
CGU0 PLL input clock frequency restricted to <= 25 MHz.
•
UART modem control and RS485 control registers added.
•
I2C pin description and pin usage updated.
•
Numerous editorial updates throughout the manual.
•
USB host chapter added.
•
GPDMA connections updated. GPDMA is not connected to the I2C.
Memory-to-memory transactions are enabled for timers, GPIOs, and WDT.
•
List of external pins to event router updated.
•
PMU chapter, BASE_STAT register updated.
•
USB OTG chapter: dual USB port added (LPC2930/39).
00.05
<tbd>
Initial version