![NXP Semiconductors LPC29 Series Скачать руководство пользователя страница 150](http://html1.mh-extra.com/html/nxp-semiconductors/lpc29-series/lpc29-series_user-manual_1721826150.webp)
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
150 of 571
NXP Semiconductors
UM10316
Chapter 12: LPC29xx external Static Memory Controller (SMC)
shows the bit assignment of the SMBCR0 to SMBCR7 registers.
4.7 Bank status register
The bank status register reflects the status flags of each memory bank.
shows the bit assignment of the SMBSR0 to SMBSR7 registers.
Table 111. SMBCRn register bit description (SMBCR0 toSMBCR7, addresses 0x6000 0014,
0x6000 0030, 0x6000 004C, 0x6000 0068, 0x6000 0084, 0x6000 00A0, 0x6000 00BC,
0x6000 00D8)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 8
reserved
R
-
Reserved; do not modify. Read as logic 0, write as
logic 0
7 and 6
MW[1:0]
R/W
Memory-width configuration
00*
8-bit; reset value for memory banks 1, 3 and 7
01*
16-bit; reset value for memory banks 2 and 6
10*
32-bit; reset value for memory banks 0, 4 and 5
11
Reserved
5
BM
R/W
Burst mode
1
Sequential access burst-reads to a maximum of four
consecutive locations is supported to increase the
bandwidth by using reduced access time. However,
bursts crossing quad boundaries are split up so that
the first transfer after the boundary uses the slow
wait-state 1 read timing
0*
The memory bank is configured for non-burst
memory
4
WP
R/W
Write-protect; e.g. (burst) ROM, read-only flash or
SRAM
1
The connected device is write-protected
0*
No write-protection is required
3
CSPOL
R/W
Chip-select polarity
1
The chip-select input is active HIGH
0*
The chip-select input is active LOW
2 and 1
reserved
R
-
Reserved; do not modify. Read as logic 0, write as
logic 0
0
RBLE
R/W
Read-byte lane enable
1
The byte-lane select pins are held asserted (logic 0)
during a read access. This is for 16-bit or 32-bit
devices where the separate write-enable signal is
used and the byte-lane selects must be held
asserted during a read. The write-enable pin WEN is
used as the write-enable in this configuration.
0*
The byte-lane select pins BLSn are all deasserted
(logic 1) during a read access. This is for 8-bit
devices if the byte-lane enable is connected to the
write-enable pin, so must be deasserted during a
read access (default at reset). The byte-lane select
pins are used as write-enables in this configuration