DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
330 of 571
NXP Semiconductors
UM10316
Chapter 21: LPC29xx CAN 0/1
15
BS
R
Bus status
1
The CAN controller is currently prohibited from
bus activity because the transmit error counter
has reached its limiting value of FFh
0**
14
ES
R
Error status
1
One or both of the transmit and receive error
counters has reached the limit set in the error
warning-limit register
0**
13
TS2
R
Transmit status 2
1**
The CAN controller is transmitting a message
from transmit buffer 2
12
RS
R
Receive status
1**
The CAN controller is receiving a message
11
TCS2
R
Transmission complete status 2
1*
The requested message transmission from
transmit buffer 2 has been successfully
completed
0
The previously requested transmission from
transmit buffer 2 is not yet completed
10
R
Transmit buffer status 2
1**
Transmit buffer 2 is available for the CPU
0
Transmit buffer 2 contains a previously queued
message that has not yet been sent
9
DOS
R
Data-overrun status
1
A message was lost because the preceding
message to this CAN controller was not read
and released quickly enough
0**
No data overrun has occurred
8
RBS
R
Receive buffer status
1
At least one complete message is available in
the double receive buffer. If no subsequent
received message is available this bit is cleared
by the release receive buffer command in the
CAN controller command register
0**
No message is available in the double receive
buffer
7
BS
R
Bus status
1
The CAN controller is currently prohibited from
bus activity because the transmit error counter
has reached its limiting value of FFh
0**
Table 275. CAN controller status register bit description (CCSTAT, address 0xE008 001C
(CAN0) and 0xE008 101C (CAN1))
…continued
* = reset value; **both reset value and soft reset mode value
Bit
Symbol
Access
Value
Description