DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
249 of 571
NXP Semiconductors
UM10316
Chapter 17: LPC29xx timer 0/1/2/3
5.
Timer register overview
The timer registers are shown in table
. They have an offset to the base
address TMR RegBase which can be found in the memory map, see
. The
timers in the MSCSS have an offset to the base address MTMR RegBase.
Table 204. Timer register overview (base address: E004 1000h (timer 0), E004 2000h (timer 1), E004 3000h (timer 2),
E004 4000h (timer 3), E00C 0000h (MSCSS timer 0, E00C1000h (MSCSS timer 1))
Address
offset
Access
Reset value
Name
Description
Reference
000h
R/W
0h
TCR
Timer control register
see
004h
R/W
0000 0000h
TC
Timer counter value
see
008h
R/W
0000 0000h
PR
Prescale register
see
00Ch
R/W
000h
MCR
Match-control register
see
010h
R/W
000h
EMR
External-match register
see
014h
R/W
0000 0000h
MR0
Match register 0
see
018h
R/W
0000 0000h
MR1
Match register 1
see
01Ch
R/W
0000 0000h
MR2
Match register 2
see
020h
R/W
0000 0000h
MR3
Match register 3
see
024h
R/W
000h
CCR
Capture control register
see
028h
R
0000 0000h
CR0
Capture register 0
see
02Ch
R
0000 0000h
CR1
Capture register 1
see
030h
R
0000 0000h
CR2
Capture register 2
see
034h
R
0000 0000h
CR3
Capture register 3
see
FD4h
R
0000 00C80h reserved
Reserved
FD8h
W
-
INT_CLR_ENABLE
Interrupt clear-enable register
see
FDCh
W
-
INT_SET_ENABLE
Interrupt set-enable register
see
FE0h
R
0000 0000h
INT_STATUS
Interrupt status register
see
FE4h
R
0000 0000h
INT_ENABLE
Interrupt enable register
see