DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
487 of 571
NXP Semiconductors
UM10316
Chapter 28: LPC29xx Flash/EEPROM
Table 414. Flash Memory Controller register overview (base address 0x2020 0000)
Address
offset
Access
Reset
Value
Name
Description
Reference
Flash registers
000h
R/W
0005h
FCTR
Flash control register
see
004h
reserved
Reserved register; do
not modify
-
008h
R/W
0000h
FPTR
Flash program-time
register
00Ch
R/W
-
FTCTR
Flash test control
register
-
010h
R/W
C004h
FBWST
Flash bridge wait-state
register
014h
R
-
reserved
Reserved register; do
not modify
-
018h
R
-
reserved
Reserved register; do
not modify
-
01Ch
R/W
000h
FCRA
Flash clock divider
register
020h
R/W
0 0000h FMSSTART
Flash Built-In Self Test
(BIST) start-address
register
024h
R/W
0 0000h FMSSTOP
Flash BIST stop-address
register
028h
R
-
reserved
Reserved register; do
not modify
-
02Ch
R
-
FMSW0
Flash 128-bit signature
Word 0 register
030h
R
-
FMSW1
Flash 128-bit signature
Word 1 register
034h
R
-
FMSW2
Flash 128-bit signature
Word 2 register
038h
R
-
FMSW3
Flash 128-bit signature
Word 3 register
EEPROM registers
080h
R/W
0x0
EECMD
EEPROM command
register
084h
R/W
0x0
EEADDR
EEPROM address
register
088h
W
n.a.
EEWDATA
EEPROM write data
register
08Ch
R
undef.
EERDATA
EEPROM read data
register
090h
R/W
0x0
EEWSTATE
EEPROM wait state
register
094h
R/W
0x0
EECLKDIV
EEPROM clock divider
register