![NXP Semiconductors LPC29 Series Скачать руководство пользователя страница 42](http://html1.mh-extra.com/html/nxp-semiconductors/lpc29-series/lpc29-series_user-manual_1721826042.webp)
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
42 of 571
NXP Semiconductors
UM10316
Chapter 3: LPC29xx Clock Generation Unit (CGU)
5.9 Output-clock status register for BASE_SAFE_CLK and
BASE_PCR_CLK
There is one status register for each CGU output clock generated. All output generators
have the same register bits. Exceptions are the output generators for BASE_SAFE_CLK
and BASE_PCR_CLK, which are described here. For the other outputs, see
5.10 Output-clock configuration register for BASE_SAFE_CLK and
BASE_PCR_CLK
There is one configuration register for each CGU output clock generated. All output
generators have the same register bits. An exception is the output generators for
BASE_SAFE_CLK and BASE_PCR_CLK, which are described here. For the other
outputs see
.
Table 22.
FDIV_CONF_n register bit description (FDIV_CONF_n, address 0xFFFF
8030/38/40/48/50/58/60 (CGU0) and FDIV_CONF_0, address 0xFFFF B028 (CGU1))
* = reset value
Bit
Symbol
Access
Value
Description
31 to 24 CLK_SEL
R/W
Selected source clock for FDIV n
00h*
LP_OSC (CGU0) or (BASE_ICLK0_CLK)
(CGU1)
01h
Crystal oscillator (CGU0) or
(BASE_ICLK1_CLK) (CGU1)
02h
PLL
03h
PLL +120
0
04h
PLL +240
0
05h to
FFh
Invalid
23 to 12 LOAD
R/W
Load value
001h*
11 to 0
DENOMINATOR
R/W
Denominator or modulo value.
001h*
Table 23.
SAFE_CLK_STATUS (address 0xFFFF 8064), PCR_CLK_STATUS (address 0xFFFF
0074) register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 5
reserved
R
-
Reserved
4 to 2
IDIV
R
000*
Integer divide value
1 to 0
reserved
R
-
Reserved.