![NXP Semiconductors LPC29 Series Скачать руководство пользователя страница 40](http://html1.mh-extra.com/html/nxp-semiconductors/lpc29-series/lpc29-series_user-manual_1721826040.webp)
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
40 of 571
NXP Semiconductors
UM10316
Chapter 3: LPC29xx Clock Generation Unit (CGU)
Table 20.
PLL_CONTROL register bit description (PLL_CONTROL, address 0xFFFF 8028
(CGU0) and 0xFFFF B028 (CGU1))
* = reset value
Bit
Symbol
Access
Value
Description
31 to 24 CLK_SEL
R/W
Clock-source Selection for clock generator to
be connected to the input of the PLL.
00h*
Not used (CGU0) or BASE_ICLK0_CLK
(CGU1)
01h
Crystal oscillator (CGU0) or BASE_ICLK1_CLK
(CGU1)
02h to
FFh
Not used
23 to 16 MSEL[4:0]
R/W
Feedback-divider division ratio (M)
00000
1
00001
2
00010
3
00011
4
00100*
5
:
:
11111
32
15 to 12 reserved
R
Reserved
11
AUTOBLOK
W
1
Enables auto-blocking of clock when
programming changes
0
No action
10
reserved
R
-
Reserved
9 and 8
PSEL[1:0]
R/W
Post-divider division ratio (2P)
00
2
01*
4
10
8
11
16
7
DIRECT
R/W
Direct CCO clock output control
0*
Clock output goes through post-divider
1
Clock signal goes directly to outputs
6 to 3
reserved
R
Reserved
7 to 3
reserved
R
Reserved
2
P23EN
R/W
Three-phase output mode control
0*
PLL +120
°
and PLL +240
°
outputs disabled
1
PLL +120
°
and PLL +240
°
outputs enabled
1
BYPASS
R/W
Input-clock bypass control
0
CCO clock sent to post-dividers (only for test
modes)
1*
PLL input clock sent to post-dividers
0
PD
R/W
Power-down control
0
Normal mode
1*
Power-down mode