20
Preliminary User’s Manual U16035EJ1V0UM
LIST OF FIGURES (5/6)
Figure No.
Title
Page
13-8
Timing of Asynchronous Serial Interface Transmit Completion Interrupt Request ...............................
230
13-9
Timing of Asynchronous Serial Interface Receive Completion Interrupt Request ...............................
231
13-10
Receive Error Timing ...........................................................................................................................
232
13-11
Data Format Comparison Between Infrared Data Transfer Mode and UART Mode ............................
233
14-1
Block Diagram of Serial Interface (SIO3n) ...........................................................................................
236
14-2
Format of Serial Operation Mode Register 30 (CSIM30) .....................................................................
239
14-3
Format Serial Operation Mode Register 31 (CSIM31) .........................................................................
241
14-4
Timing of 3-Wire Serial I/O Mode ........................................................................................................
245
15-1
Basic Configuration of Interrupt Function ............................................................................................
248
15-2
Format of Interrupt Request Flag Register (IF0L, IF0H, IF1L) .............................................................
251
15-3
Format of Interrupt Mask Flag Register (MK0L, MK0H, MK1L) ...........................................................
252
15-4
Format of Priority Specification Flag Register (PR0L, PR0H, PR1L) ..................................................
253
15-5
Format of External Interrupt Rising Edge Enable Register (EGP) and
External Interrupt Falling Edge Enable Register (EGN) .......................................................................
254
15-6
Format of Memory Expansion Mode Register (MEM) .........................................................................
254
15-7
Format of Program Status Word ..........................................................................................................
255
15-8
Non-Maskable Interrupt Request Generation to Acknowledge Flowchart ...........................................
257
15-9
Non-Maskable Interrupt Request Acknowledge Timing .......................................................................
257
15-10
Non-Maskable Interrupt Request Acknowledge Operation ..................................................................
258
15-11
Interrupt Request Acknowledge Processing Algorithm ........................................................................
260
15-12
Interrupt Request Acknowledge Timing (Minimum Time) ....................................................................
261
15-13
Interrupt Request Acknowledge Timing (Maximum Time) ...................................................................
261
15-14
Nesting Examples ................................................................................................................................
263
15-15
Interrupt Request Hold .........................................................................................................................
265
16-1
Format of Oscillation Stabilization Time Select Register (OSTS) ........................................................
267
16-2
HALT Mode Release by Interrupt Request Generation ........................................................................
269
16-3
HALT Mode Release by RESET Input .................................................................................................
270
16-4
STOP Mode Release by Interrupt Request Generation .......................................................................
272
16-5
STOP Mode Release by RESET Input ................................................................................................
273
17-1
Block Diagram of Reset Function ........................................................................................................
274
17-2
Timing of Reset by RESET Input .........................................................................................................
275
17-3
Timing of Reset Due to Watchdog Timer Overflow ..............................................................................
275
17-4
Timing of Reset in STOP Mode by RESET Input .................................................................................
275
18-1
Format of Memory Size Switching Register (IMS) ...............................................................................
279
18-2
Format of Communication Mode Selection ..........................................................................................
281
18-3
Connection of Flashpro III in 3-Wire Serial I/O Mode ..........................................................................
282