171
CHAPTER 11 8-BIT A/D CONVERTER (
µ
PD780024AS SUBSERIES)
Preliminary User’s Manual U16035EJ1V0UM
Figure 11-1. Block Diagram of 8-Bit A/D Converter
Note
The valid edge is specified by bit 3 of the EGP and EGN registers (see
Figure 11-4 Format of External
Interrupt Rising Edge Enable Register (EGP) and External Interrupt Falling Edge Enable Register
(EGN)
).
ANI0/P10
ANI1/P11
ANI2/P12
ANI3/P13
Sample & hold circuit
Voltage comparator
Successive
approximation
register (SAR)
Controller
Edge
detector
ADTRG/INTP3/P03
3
A/D conversion result
register 0 (ADCR0)
AV
DD
AV
REF
AV
SS
INTAD0
INTP3
Trigger enable
A/D converter
mode register 0 (ADM0)
Analog input channel
specification register 0 (ADS0)
Internal bus
ADS02 ADS01 ADS00 ADSC0 TRG0 FR02 FR01 FR00 EGA01 EGA00
Selector
Tap selector
Edge
detector
Note
Series resistor string