16
Preliminary User’s Manual U16035EJ1V0UM
LIST OF FIGURES (1/6)
Figure No.
Title
Page
2-1
Pin I/O Circuit List ................................................................................................................................
42
3-1
Memory Map (
µ
PD780021AS, 780031AS) ..........................................................................................
43
3-2
Memory Map (
µ
PD780022AS, 780032AS) ..........................................................................................
44
3-3
Memory Map (
µ
PD780023AS, 780033AS) ..........................................................................................
45
3-4
Memory Map (
µ
PD780024AS, 780034AS) ..........................................................................................
46
3-5
Memory Map (
µ
PD78F0034BS) ..........................................................................................................
47
3-6
Data Memory Addressing (
µ
PD780021AS, 780031AS) ......................................................................
50
3-7
Data Memory Addressing (
µ
PD780022AS, 780032AS) ......................................................................
51
3-8
Data Memory Addressing (
µ
PD780023AS, 780033AS) ......................................................................
52
3-9
Data Memory Addressing (
µ
PD780024AS, 780034AS) ......................................................................
53
3-10
Data Memory Addressing (
µ
PD78F0034BS) .......................................................................................
54
3-11
Format of Program Counter .................................................................................................................
55
3-12
Format of Program Status Word ..........................................................................................................
55
3-13
Format of Stack Pointer .......................................................................................................................
57
3-14
Data to Be Saved to Stack Memory .....................................................................................................
57
3-15
Data to Be Restored from Stack Memory ............................................................................................
57
3-16
Configuration of General-Purpose Register .........................................................................................
58
4-1
Port Types ............................................................................................................................................
73
4-2
Block Diagram of P00 to P03 ...............................................................................................................
76
4-3
Block Diagram of P10 to P13 ...............................................................................................................
76
4-4
Block Diagram of P20, P22, P23, and P25 ..........................................................................................
77
4-5
Block Diagram of P21 and P24 ............................................................................................................
78
4-6
Block Diagram of P34 and P36 ............................................................................................................
79
4-7
Block Diagram of P35 ..........................................................................................................................
80
4-8
Block Diagram of P40 to P47 ...............................................................................................................
81
4-9
Block Diagram of Falling Edge Detector ..............................................................................................
81
4-10
Block Diagram of P50 to P57 ...............................................................................................................
82
4-11
Block Diagram of P70 to P73 ...............................................................................................................
83
4-12
Block Diagram of P74 and P75 ............................................................................................................
84
4-13
Format of Port Mode Register (PM0, PM2 to PM5, PM7) ....................................................................
86
4-14
Format of Pull-Up Resistor Option Register (PU0, PU2 to PU5, PU7) ................................................
88
5-1
Block Diagram of Clock Generator .......................................................................................................
91
5-2
Subsystem Clock Feedback Resistor ..................................................................................................
92
5-3
Format of Processor Clock Control Register (PCC) ............................................................................
93
5-4
External Circuit of Main System Clock Oscillator .................................................................................
94
5-5
External Circuit of Subsystem Clock Oscillator ....................................................................................
95
5-6
Examples of Incorrect Resonator Connection .....................................................................................
96
5-7
Main System Clock Stop Function .......................................................................................................
100