277
CHAPTER 17 RESET FUNCTION
Preliminary User’s Manual U16035EJ1V0UM
Table 17-1. Hardware Statuses After Reset (2/2)
Hardware
Status After Reset
Clock output/buzzer output controller
Clock output select register (CKS)
00H
A/D converter
Conversion result register (ADCR0)
00H
Mode register (ADM0)
00H
Analog input channel specification register (ADS0)
00H
Serial interface (UART0)
Asynchronous serial interface mode register (ASIM0)
00H
Asynchronous serial interface status register (ASIS0)
00H
Baud rate generator control register (BRGC0)
00H
Transmit shift register (TXS0)
FFH
Receive buffer register (RXB0)
Serial interface (SIO3)
Shift registers (SIO30, SIO31)
Undefined
Operating mode registers (CSIM30, CSIM31)
00H
Interrupt
Request flag registers (IF0L, IF0H, IF1L)
00H
Mask flag registers (MK0L, MK0H, MK1L)
FFH
Priority specification flag registers (PR0L, PR0H, PR1L)
FFH
External interrupt rising edge enable register (EGP)
00H
External interrupt falling edge enable register (EGN)
00H