1-9
System Bus, HDI16, and Interrupt Signals
Reserved
BADDR29
IRQ2
Output
Output
Input
The primary configuration is reserved.
Burst Address 29
1
One of five outputs of the memory controller. These pins connect directly to
memory devices controlled by the MSC8101 memory controller.
Interrupt Request 2
1
One of eight external lines that can request a service routine, via the internal
interrupt controller, from the SC140 core.
Reserved
BADDR30
IRQ3
Output
Output
Input
The primary configuration is reserved.
Burst Address 30
1
One of five outputs of the memory controller. These pins connect directly to
memory devices controlled by the MSC8101 memory controller.
Interrupt Request 3
1
One of eight external lines that can request a service routine, via the internal
interrupt controller, from the SC140 core.
Reserved
BADDR31
IRQ5
Output
Output
Input
The primary configuration is reserved.
Burst Address 31
1
One of five outputs of the memory controller. These pins connect directly to
memory devices controlled by the MSC8101 memory controller.
Interrupt Request 5
1
One of eight external lines that can request a service routine, via the internal
interrupt controller, from the SC140 core.
BR
Input/Output
Output
Input
Bus Request
2
An output when an external arbiter is used. The MSC8101 asserts this pin to
request ownership of the bus.
An input when an internal arbiter is used. An external master should assert this pin
to request bus ownership from the internal arbiter.
BG
Input/Output
Output
Input
Bus Grant
2
An output when an internal arbiter is used. The MSC8101 asserts this pin to grant
bus ownership to an external bus master.
An input when an external arbiter is used. The external arbiter should assert this
pin to grant bus ownership to the MSC8101.
ABB
IRQ2
Input/Output
Output
Input
Input
Address Bus Busy
1
The MSC8101 asserts this pin for the duration of the address bus tenure. Following
an address acknowledge (AACK) signal, which terminates the address bus tenure,
the MSC8101 deasserts ABB for a fraction of a bus cycle and then stops driving
this pin.
The MSC8101 does not assume bus ownership as long as it senses that this pin is
asserted by an external bus master.
Interrupt Request 2
1
One of the eight external lines that can request a service routine, via the internal
interrupt controller, from the SC140 core.
Table 1-4. System Bus, HDI16, and Interrupt Signals (Continued)
Signal Data
Flow
Description