LSI Logic Confidential
6-16
Signal Descriptions
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
IR (Serial I/O)
As Serial I/O pins, SIO_IRTX pins are shared with up to one other signal per pin. MCONFIG[1:0] =
00 selects the SIO_IRTX1 and SIO_IRTX2 signals listed below.
SIO_IRTX1
U15
O
IR transmit 1. Multiplexed with M_A[2].
SIO_IRTX2
W17
O
IR transmit 2. Multiplexed with M_OE.
SIO_IRRX
Y20
I
IR receive input.
IDC
SIO_SDA
Y18
I/O
IDC data (open drain).
SIO_SCL
V19
I/O
IDC clock (open drain).
UART1
As Serial I/O pins, SIO_UART1 pins are shared with up to one other signal per pin. MCONFIG[1:0] =
00 selects the SIO_UART1 signals listed below.
SIO_UART1_TX
U20
O
UART1 transmit. Multiplexed with M_A[4].
SIO_UART1_RX
W19
I
UART1 receive. Multiplexed with M_CS[0].
SIO_UART1_RTS
V20
O
UART1 request to send. Multiplexed with M_A[3].
SIO_UART1_CTS
V17
I
UART1 clear to send. Multiplexed with M_WR.
UART2
As Serial I/O pins, SIO_UART2 pins are shared with up to one other signal per pin. MCONFIG[1:0] =
00 selects the SIO_UART2 signals listed below.
SIO_UART2_TX
U19
O
UART2 transmit.
SIO_UART2_RX
W20
I
UART2 receive.
Boundary Scan (JTAG)
TRST
D7
I
Test reset. BST reset - resets the TAP controller.
This signal must be pulled high during normal mode.
TDO
B7
O
Test data Out. BST serial data output.
Table 6.1
DMN-8600 Pin Descriptions (Cont.)
Name
Pin No.
Type
1
Description
Содержание DMN-8600
Страница 14: ...LSI Logic Confidential xiv Contents Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 18: ...LSI Logic Confidential xviii Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 64: ...LSI Logic Confidential 7 6 Memory Mapping Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...