LSI Logic Confidential
18-66
Specifications
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
Figure 18.44 308-Pad BGA Pinout (Sheet 1 of 2)
A1
B1
C1
D1
E1
F1
G1
H1
J1
K1
VI_D[9]
NC
VI_VSYNC[0]
VO_D[13]
VO_D[10]
VO_D[7]
VO_D[4]
VO_CLK
BIO_PHY_
DATA[4]
BIO_PHY_
DATA[5]
A2
B2
C2
D2
E2
F2
G2
H2
J2
K2
VI_D[8]
VI_D[2]
VI_D[4]
NC
VO_D[12]
VO_D[8]
VO_D[5]
VO_D[1]
BIO_PHY_
DATA[0]
BIO_PHY_
DATA[6]
A3
B3
C3
D3
E3
F3
G3
H3
J3
K3
NC
VI_D[7]
VI_D[3]
VI_D[5]
VO_D[14]
VO_D[11]
VO_D[6]
VO_D[2]
BIO_PHY_
CTL[0]
BIO_PHY_
DATA[7]
A4
B4
C4
D4
E4
F4
G4
H4
J4
K4
NC
NC
VI_D[6]
VDD_1.8
VDD_3.3
VO_D[15]
VO_D[9]
VO_D[3]
VO_D[0]
BIO_LINK_ON
A5
B5
C5
D5
J5
K5
VI_CLK[0]
NC
NC
VDD_3.3
VDD_1.8
VDD_3.3
A6
B6
C6
D6
NC
TMS
NC
NC
A7
B7
C7
D7
PLL_BYPASS
TDO
TDI
TRST
A8
B8
C8
D8
H8
J8
K8
VSS_A
VDD_A
VSS_A
TCK
VSS
VSS
VSS
A9
B9
C9
D9
E9
H9
J9
K9
VSS_A
VDD_A
VSS_A
VDD_A
VDD_3.3
VSS
VSS
VSS
A10
B10
C10
D10
E10
H10
J10
K10
CLKI
CLKX
VSS_X
VDD_A
VDD_1.8
VSS
VSS
VSS
A11
B11
C11
D11
E11
H11
J11
K11
XVDD
VSS_RREF
RREF
VDD_RREF
VDD_3.3
VSS
VSS
VSS
A12
B12
C12
D12
E12
H12
J12
K12
CLKO
AI_SCLK
AI_FSYNC
AI_D[1]
VDD_3.3
VSS
VSS
VSS
A13
B13
C13
D13
H13
J13
K13
AI_MCLKO
AO_MCLKO
AI_D[0]
AO_FSYNC
VSS
VSS
VSS
A14
B14
C14
D14
AO_SCLK
AO_IEC958
AO_D[1]
AO_D[0]
A15
B15
C15
D15
AO_D[3]
AO_D[2]
SDRAM_CKE
VDD_2.5
A16
B16
C16
D16
J16
K16
SDRAM_WE
SDRAM_RAS
VDD_2.5
SDRAM_
VREF
1
1. For DDR parts only. DDR refers to Double Data Rate SDRAMs, which have double the bandwidth
of standard SDRAMs and are used for high-performance, nonpower critical applications.
VDD_2.5
VSS_2.5
A17
B17
C17
D17
E17
F17
G17
H17
J17
K17
SDRAM_A[2]
SDRAM_CAS
SDRAM_A[3]
VDD_2.5
SDRAM_A[12]
SDRAM_A[11]
SDRAM_
DQ[27]
SDRAM_
DQ[29]
SDRAM_
DQ[21]
SDRAM_
DQ[18]
A18
B18
C18
D18
E18
F18
G18
H18
J18
K18
SDRAM_A[15]
SDRAM_A[4]
SDRAM_A[6]
SDRAM_A[8]
SDRAM_A[13]
SDRAM_
DQ[26]
SDRAM_
DQ[28]
SDRAM_
DQ[22]
SDRAM_
DQ[20]
SDRAM_
DQ[17]
A19
B19
C19
D19
E19
F19
G19
H19
J19
K19
SDRAM_A[0]
SDRAM_A[1]
SDRAM_A[10]
SDRAM_A[9]
SDRAM_
DQ[25]
SDRAM_
DQ[30]
SDRAM_
DQM[3]
SDRAM_
DQ[23]
SDRAM_
DQS[2]
1
SDRAM_
DQ[16]
A20
B20
C20
D20
E20
F20
G20
H20
J20
K20
SDRAM_A[5]
SDRAM_A[7]
SDRAM_A[14]
SDRAM_
DQ[24]
SDRAM_
DQS[3]
1
SDRAM_
DQ[31]
SDRAM_
CLK[1]
SDRAM_
CLK[1]
1
SDRAM_
DQ[19]
SDRAM_
DQM[2]
Содержание DMN-8600
Страница 14: ...LSI Logic Confidential xiv Contents Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 18: ...LSI Logic Confidential xviii Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 64: ...LSI Logic Confidential 7 6 Memory Mapping Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...