LSI Logic Confidential
Pin Description
18-61
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
U9
H_DTACK
M_DTACK
3.3
3.3
3-st O
I
U10
H_DATA[14]
M_A[20]/M_D[14]
3.3/5
I/O
U11
H_DATA[8]
M_A[14]/M_D[8]
3.3/5
I/O
U12
H_DATA[5]
M_A[11]/M_D[5]
3.3/5
I/O
U13
M_ALE
3.3
O
U14
SIO_IRTX1
M_A[2]
3.3
O
U15
VDD_DLL
1.8
–
U16
VDD_DLL
1.8
–
U17
VSS_DLL
GROUND
–
U18
SIO_SPI_MOSI
M_A[25]
3.3
O
U19
SIO_UART2_TX
3.3
O
U20
SIO_UART1_TX
M_A[4]
3.3
O
V1
ATAPI_ADDR[2]
SBP_RD
3.3
O
V2
ATAPI_ADDR[1]
SBP_ACK
3.3
3.3/5
O
I
V3
ATAPI_DIOR
SD_RDREQ
3.3
O
V4
ATAPI_ADDR[4]
SBP_CLK
3.3
3.3/5
O
I
V5
H_DATA[29]
M_CS[3]
3.3/5
3.3
I/O
O
V6
H_DATA[26]
M_CS[0]
3.3/5
3.3
I/O
O
Table 18.34 DMN-8600 Pin List (Cont.)
Number
Pin Name
Voltage
1
I/O Type
Содержание DMN-8600
Страница 14: ...LSI Logic Confidential xiv Contents Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 18: ...LSI Logic Confidential xviii Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 64: ...LSI Logic Confidential 7 6 Memory Mapping Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...