![Intel Stratix 10 Скачать руководство пользователя страница 96](http://html.mh-extra.com/html/intel/stratix-10/stratix-10_user-manual_2071973096.webp)
Figure 56.
PMA Direct 100GE Gbps (25 Gbps x 4 per lane) (FEC On)
RX FEC is also clocked by the TX PMA generated clock.
E-Tile Native PHY IP
TX PMA
RX PMA
FEC
FEC
E-Tile FIFO
E-Tile FIFO
EMIB
rx_coreclkin
rx_clkout
402.83 MHz
XCVR
Interface
XCVR
Interface
/2
/2
CH3
Slave
tx_clkout
402.83MHz
tx_coreclkin
E-Tile Native PHY IP
TX PMA
RX PMA
FEC
FEC
E-Tile FIFO
E-Tile FIFO
EMIB
rx_coreclkin
rx_clkout
402.83 MHz
XCVR
Interface
XCVR
Interface
/2
/2
CH2
Slave
tx_clkout
402.83 MHz
tx_coreclkin
25.78125 Gbps
25.78125 Gbps
E-Tile Native PHY IP
TX PMA
RX PMA
FEC
E-Tile FIFO
E-Tile FIFO
EMIB
rx_coreclkin
rx_clkout
402.83 MHz
XCVR
Interface
XCVR
Interface
/2
/2
/2
CH0
Master
tx_clkout
402.83 MHz
tx_coreclkin
25.78125 Gbps
FEC
Legend:
TX PMA generated parallel clock (line rate / PMA interface width)
TX PMA generated parallel clock div by 2
RX PMA generated parallel clock div by 2
RX PMA generated parallel clock (line rate / PMA interface width)
TX Core
FIFO
RX Core
FIFO
TX Core
FIFO
RX Core
FIFO
TX Core
FIFO
RX Core
FIFO
E-Tile Native PHY IP
TX PMA
RX PMA
FEC
E-Tile FIFO
E-Tile FIFO
EMIB
rx_coreclkin
rx_clkout
402.83 MHz
XCVR
Interface
XCVR
Interface
/2
/2
CH1
Slave
tx_clkout
402.83 MHz
tx_coreclkin
25.78125 Gbps
FEC
TX Core
FIFO
RX Core
FIFO
For clocking within the EHIP, see the E-tile Hard IP for Ethernet Intel FPGA IP User
Guide.
Related Information
E-tile Hard IP for Ethernet Intel FPGA IP User Guide
4. Clock Network
UG-20056 | 2019.02.04
Intel
®
Stratix
®
10 E-Tile Transceiver PHY User Guide
96