a. Write 0x84[7:0] = 0x07.
b. Write 0x85[7:0] = 0x00.
c. Write 0x86[7:0] = 0x01.
d. Write 0x87[7:0] = 0x00.
e. Write 0x90[0] = 1'b1.
f.
Read 0x8A[7]. It should be 1.
g. Read 0x8B[0] until it changes to 0.
h. Write 0x8A[7] to 1'b1 to clear the 0x8A[7] value.
4. Wait for
tx_ready
and
rx_ready
to both be 1.
5. Set the data comparator.
a. Write 0x84[7:0] = 0x03.
b. Write 0x85[7:0] = 0x02.
c. Write 0x86[7:0] = 0x03.
d. Write 0x87[7:0] = 0x00.
e. Write 0x90[0] = 1'b1.
f.
Read 0x8A[7]. It should be 1.
g. Read 0x8B[0] until it changes to 0.
h. Write 0x8A[7] to 1'b1 to clear the 0x8A[7] value.
6. Reset error counters.
a. Write 0x84[7:0] = 0x00.
b. Write 0x85[7:0] = 0x00.
c. Write 0x86[7:0] = 0x17.
d. Write 0x87[7:0] = 0x00.
e. Write 0x90[0] = 1'b1.
f.
Read 0x8A[7]. It should be 1.
g. Read 0x8B[0] until it changes to 0.
h. Write 0x8A[7] to 1'b1 to clear the 0x8A[7] value.
7. Wait for the 32 bits wide error counter to be accumulated.
8. Set the error count to be read out.
a. Write 0x84[7:0] = 0x03.
b. Write 0x85[7:0] = 0x00.
c. Write 0x86[7:0] = 0x18.
d. Write 0x87[7:0] = 0x00.
e. Write 0x90[0] = 1'b1.
f.
Read 0x8A[7]. It should be 1.
g. Read 0x8B[0] until it changes to 0.
h. Write 0x8A[7] to 1'b1 to clear the 0x8A[7] value.
9. Read the lower 16 bits of the error counter.
8. Dynamic Reconfiguration Examples
UG-20056 | 2019.02.04
Intel
®
Stratix
®
10 E-Tile Transceiver PHY User Guide
145