![Intel ITANIUM ARCHITECTURE Скачать руководство пользователя страница 580](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403580.webp)
Volume 4: IA-32 SSE Instruction Reference
4:573
PSADBW: Packed Sum of Absolute Differences
Operation:
temp1 = ABS(mm1[7-0] - mm2/m64[7-0]);
temp2 = ABS(mm1[15-8] - mm2/m64[15-8]);
temp3 = ABS(mm1[23-16] - mm2/m64[23-16]);
temp4 = ABS(mm1[31-24] - mm2/m64[31-24]);
temp5 = ABS(mm1[39-32] - mm2/m64[39-32]);
temp6 = ABS(mm1[47-40] - mm2/m64[47-40]);
temp7 = ABS(mm1[55-48] - mm2/m64[55-48]);
temp8 = ABS(mm1[63-56] - mm2/m64[63-56]);
mm1[15:0] = temp1 + temp2 + temp3 + temp4 + temp5 + temp6 + temp7 + temp8;
mm1[31:16] = 0x00000000;
mm1[47:32] = 0x00000000;
mm1[63:48] = 0x00000000;
Description:
The PSADBW instruction computes the absolute value of the difference of unsigned
bytes for mm1 and mm2/m64. These differences are then summed to produce a word
result in the lower 16-bit field; the upper 3 words are cleared.
The destination operand is a MMX technology register. The source operand can either
be a MMX technology register or a 64-bit memory operand.
Numeric Exceptions:
None
Protected Mode Exceptions
#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS or GS
segments; #SS(0) for an illegal address in the SS segment; #PF (fault-code) for a page
fault; #UD if CR0.EM = 1; #NM if TS bit in CR0 is set; #MF if there is a pending FPU
exception; #AC for unaligned memory reference. To enable #AC exceptions, three
conditions must be true(CR0.AM is set; EFLAGS.AC is set; current CPL is 3).
Real Address Mode Exceptions
Interrupt 13 if any part of the operand would lie outside of the effective address space
from 0 to 0FFFFH;
#UD if CR0.EM = 1; #NM if TS bit in CR0 is set; #MF if there is a
pending FPU exception.
Opcode
Instruction
Description
0F,F6, /r
PSADBW mm1,mm2/m64
Absolute difference of packed unsigned bytes from MM2
/Mem and MM1; these differences are then summed to
produce a word result.
Содержание ITANIUM ARCHITECTURE
Страница 1: ......
Страница 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 269: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 270: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 273: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 288: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 368: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 373: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Страница 604: ......