![Intel ITANIUM ARCHITECTURE Скачать руководство пользователя страница 499](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403499.webp)
4:492
Volume 4: IA-32 SSE Instruction Reference
CMPPS: Packed Single-FP Compare
(Continued)
Additional Itanium System Environment Exceptions
Itanium Reg Faults Disabled FP Register Fault if PSR.dfl is 1, NaT Register
Consumption Fault
Itanium Mem Faults VHPT Data Fault, Data TLB Fault, Alternate Data TLB Fault, Data
Page Not Present Fault, Data NaT Page Consumption Abort, Data
Key Miss Fault, Data Key Permission Fault, Data Access Rights
Fault, Data Access Bit Fault
Comments:
Compilers and assemblers should implement the following 2-operand pseudo-ops in
addition to the 3-operand CMPPS instruction:
The greater-than relations not implemented in hardware require more than one
instruction to emulate in software and therefore should not be implemented as
pseudo-ops. (For these, the programmer should reverse the operands of the
corresponding less than relations and use move instructions to ensure that the mask is
moved to the correct destination register and that the source operand is left intact.)
Bits 7-4 of the immediate field are reserved. Different processors may handle them
differently. Usage of these bits risks incompatibility with future processors.
Pseudo-Op
Implementation
CMPEQPS xmm1, xmm2
CMPPS xmm1,xmm2, 0
CMPLTPS xmm1, xmm2
CMPPS xmm1,xmm2, 1
CMPLEPS xmm1, xmm2
CMPPS xmm1,xmm2, 2
CMPUNORDPS xmm1, xmm2
CMPPS xmm1,xmm2, 3
CMPNEQPS xmm1, xmm2
CMPPS xmm1,xmm2, 4
CMPNLTPS xmm1, xmm2
CMPPS xmm1,xmm2, 5
CMPNLEPS xmm1, xmm2
CMPPS xmm1,xmm2, 6
CMPORDPS xmm1, xmm2
CMPPS xmm1,xmm2, 7
Содержание ITANIUM ARCHITECTURE
Страница 1: ......
Страница 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 269: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 270: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 273: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 288: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 368: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 373: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Страница 604: ......