![Intel ITANIUM ARCHITECTURE Скачать руководство пользователя страница 436](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403436.webp)
Volume 4: IA-32 Intel
®
MMX™ Technology Instruction Reference
4:429
PMADDWD—Packed Multiply and Add
Description
Multiplies the individual signed words of the destination operand by the corresponding
signed words of the source operand, producing four signed, doubleword results (see
). The two doubleword results from the multiplication of the high-order
words are added together and stored in the upper doubleword of the destination
operand; the two doubleword results from the multiplication of the low-order words are
added together and stored in the lower doubleword of the destination operand. The
destination operand must be an MMX technology register; the source operand may be
either an MMX technology register or a 64-bit memory location.
The PMADDWD instruction wraps around to 80000000H only when all four words of
both the source and destination operands are 8000H.
Operation
DEST(31..0)
(DEST(15..0)
SRC(15..0)) + (DEST(31..16)
SRC(31..16));
DEST(63..32)
(DEST(47..32)
SRC(47..32)) + (DEST(63..48)
SRC(63..48));
Flags Affected
None.
Additional Itanium System Environment Exceptions
Itanium Reg Faults Disabled FP Register Fault if PSR.dfl is 1, NaT Register Consumption
Abort.
Itanium Mem FaultsVHPT Data Fault, Nested TLB Fault, Data TLB Fault, Alternate Data
TLB Fault, Data Page Not Present Fault, Data NaT Page Consumption
Abort, Data Key Miss Fault, Data Key Permission Fault, Data Access
Rights Fault, Data Access Bit Fault, Data Dirty Bit Fault
Opcode
Instruction
Description
0F F5 /r
PMADDWD
mm, mm/m64
Multiply the packed words in
mm
by the packed words in
mm/m64
. Add the 32-bit pairs of results and store in
mm
as doubleword
Figure 3-12. Operation of the PMADDWD Instruction
*
*
*
*
0111000111000111
0111000111000111
1000000000000000
0000010000000000
1100100011100011
1001110000000000
+
+
mm
PMADDWD mm, mm/m64
mm/m64
mm
Содержание ITANIUM ARCHITECTURE
Страница 1: ......
Страница 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 269: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 270: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 273: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 288: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 368: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 373: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Страница 604: ......