![Intel ITANIUM ARCHITECTURE Скачать руководство пользователя страница 431](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403431.webp)
4:424
Volume 4: IA-32 Intel
®
MMX™ Technology Instruction Reference
PCMPEQB/PCMPEQW/PCMPEQD—Packed Compare for Equal
(continued)
Operation
IF instruction is PCMPEQB
THEN
IF DEST(7..0) = SRC(7..0)
THEN DEST(7 0)
FFH;
ELSE DEST(7..0)
0;
* Continue comparison of second through seventh bytes in DEST and SRC *
IF DEST(63..56) = SRC(63..56)
THEN DEST(63..56)
FFH;
ELSE DEST(63..56)
0;
ELSE IF instruction is PCMPEQW
THEN
IF DEST(15..0) = SRC(15..0)
THEN DEST(15..0)
FFFFH;
ELSE DEST(15..0)
0;
* Continue comparison of second and third words in DEST and SRC *
IF DEST(63..48) = SRC(63..48)
THEN DEST(63..48)
FFFFH;
ELSE DEST(63..48)
0;
ELSE (* instruction is PCMPEQD *)
IF DEST(31..0) = SRC(31..0)
THEN DEST(31..0)
FFFFFFFFH;
ELSE DEST(31..0)
0;
IF DEST(63..32) = SRC(63..32)
THEN DEST(63..32)
FFFFFFFFH;
ELSE DEST(63..32)
0;
FI;
Flags Affected
None:
Additional Itanium System Environment Exceptions
Itanium Reg Faults Disabled FP Register Fault if PSR.dfl is 1, NaT Register Consumption
Abort.
Itanium Mem FaultsVHPT Data Fault, Nested TLB Fault, Data TLB Fault, Alternate Data
TLB Fault, Data Page Not Present Fault, Data NaT Page Consumption
Abort, Data Key Miss Fault, Data Key Permission Fault, Data Access
Rights Fault, Data Access Bit Fault, Data Dirty Bit Fault
Protected Mode Exceptions
#GP(0)
If a memory operand effective address is outside the CS, DS, ES, FS
or GS segment limit.
#SS(0)
If a memory operand effective address is outside the SS segment
limit.
#UD
If EM in CR0 is set.
#NM
If TS in CR0 is set.
#MF
If there is a pending FPU exception.
#PF(fault-code)
If a page fault occurs.
Содержание ITANIUM ARCHITECTURE
Страница 1: ......
Страница 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 269: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 270: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 273: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 288: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 368: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 373: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Страница 604: ......