12
Intel
®
855GME Chipset and Intel
®
6300ESB ICH Embedded Platform Design Guide
Figures
M Processor FSB Source Synchronous
Signals GND Referencing to Layer 5 and Layer 7 Ground Planes ............................................ 43
M Processor FSB Source Synchronous
Data Signals ............................................................................................................................... 44
Source Synchronous Address Signals ....................................................................................... 45
M Processor FSB Source Synchronous
Signals GND Referencing to Layer 2 and Layer 4 Ground Planes ............................................ 46
M Processor FSB Source Synchronous
Data Signals ............................................................................................................................... 46
M Processor FSB Source Synchronous
Address Signals.......................................................................................................................... 47
Processor RESET# Signal Routing Topology With NO ITP700FLEX Connector ...................... 64
Processor RESET# Signal Routing Topology With ITP700FLEX Connector ............................. 65
Processor RESET# Signal Routing Example with ITP700FLEX Debug Port ............................. 65
(82855GME) Host Clock Layout Routing Example .................................................................... 67
M Processor GTLREF Voltage Divider Network........................... 68
M Processor GTLREF Motherboard Layout ................................. 69
M Processor COMP[2] and COMP[0]
Resistive Compensation ............................................................................................................. 70
M ProcessorCOMP[3] and COMP[1]
Resistive Compensation ............................................................................................................. 70
M Processor COMP[3:0] Resistor Layout..................................... 71
M Processor COMP[1:0] Resistor Alternative
Primary Side Layout ................................................................................................................... 71
M Processor Strapping Resistor Layout ....................................... 73
Содержание 6300ESB ICH
Страница 24: ...24 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Introduction...
Страница 36: ...36 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide General Design Considerations...
Страница 102: ...102 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 122: ...122 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 152: ...152 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide System Memory Design Guidelines DDR SDRAM...
Страница 172: ...172 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Integrated Graphics Display Port...
Страница 190: ...190 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Hub Interface...
Страница 246: ...246 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Intel 6300ESB Design Guidelines...
Страница 264: ...264 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Platform Clock Routing Guidelines...
Страница 298: ...298 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Schematic Checklist Summary...
Страница 318: ...318 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Layout Checklist...