148
Intel
®
855GME Chipset and Intel
®
6300ESB ICH Embedded Platform Design Guide
System Memory Design Guidelines (DDR-SDRAM)
5.4.7.2
CPC Signal Routing Guidelines
presents CPC control signal routing guidelines.
5.4.7.3
CPC to Clock Length Matching Requirements
The total length of the CPC signals, between the GMCH die-pad and the DIMM must fall within
the range defined below, with respect to the associated clock reference length. Refer to
for a definition of the various trace segments. The length the trace from the DIMM to the
termination resistor need not be length matched. The length matching requirements are also
depicted in
. A table of CPC signal package length is provided at the end of this section.
Length range formula for DIMM0:
X
0
= SCK[2:0]/SCK[2:0]# total reference length, including package length. Refer to
for more information.
Y
0
= SMA[5,4,2,1] total length = GMCH Package L1, as shown in
, where:
(X
0
– 1.5”)
≤
Y
0
≤
(X
0
- 0.5”)
Table 41. CPC Control Signal Routing Guidelines
Parameter
Routing Guidelines
Signal Group
SMA[5,4,2,1], SMAB[5,4,2,1]
Motherboard Topology
Point-to-Point with Parallel Termination
Reference Plane
Ground Referenced
Characteristic Trace Impedance (Zo)
55
Ω
± 15%
Nominal Trace Width
Inner layers: 4 mils
Outer layers: 5 mils
Minimum Spacing to Trace Width Ratio
2:1 (e.g., 8 mil space to 4 mil trace)
Minimum Isolation Spacing to non-DDR Signals
20 mils
Package Length P1
500 mils ± 250 mils
for exact lengths.
Trace Length P1+ L1
Min = 2.0 inches
Max = 6.0 inches
Trace Length L2 – DIMM Pad to Parallel Termination
Resistor Pad
Max = 2.0 inches
Parallel Termination Resistor (Rt)
56
Ω
± 5%
Maximum Recommended Motherboard Via Count
Per Signal
3
Length Matching Requirements
Match CPC to SCK[5:0]/SCK[5:0]#
and
for details.
NOTES:
1. Recommended resistor values and trace lengths may change in a later revision of the design guide.
2. Power distribution vias from Rt to Vtt are not included in this count.
3. It is possible to route using two vias if one via is shared that connects to the DIMM pad and parallel
termination resistor.
4. The overall maximum and minimum length to the DIMM must comply with clock length matching
requirements.
Содержание 6300ESB ICH
Страница 24: ...24 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Introduction...
Страница 36: ...36 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide General Design Considerations...
Страница 102: ...102 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 122: ...122 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 152: ...152 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide System Memory Design Guidelines DDR SDRAM...
Страница 172: ...172 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Integrated Graphics Display Port...
Страница 190: ...190 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Hub Interface...
Страница 246: ...246 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Intel 6300ESB Design Guidelines...
Страница 264: ...264 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Platform Clock Routing Guidelines...
Страница 298: ...298 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Schematic Checklist Summary...
Страница 318: ...318 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Layout Checklist...