164
Intel
®
855GME Chipset and Intel
®
6300ESB ICH Embedded Platform Design Guide
Integrated Graphics Display Port
6.3.2.2
Package Length Compensation
As mentioned in
, all length matching is done from GMCH die-pad to DVO
connector pin. The reason for this is to compensate for the package length variation across each
signal group in order to minimize timing variance. The GMCH does not equalize package lengths
internally as some previous GMCH components have, and therefore, the GMCH requires a length
matching process. Refer to
for the DVOB package lengths information and refer to
for DVOC package lengths information.
Package length compensation shall not be confused with length matching as discussed in the
previous section. Length matching refers to constraints on the minimum and maximum length
bounds of a signal group based on clock length, whereas package length compensation refers to the
process of adjusting out package length variance across a signal group. There is of course some
overlap in that both affect the target length of an individual signal. Intel recommends that the initial
route be completed based on the length matching formulas in conjunction with nominal package
lengths and that package length compensation be performed as secondary operation.
Table 50. DVO Interface Trace Length Mismatch Requirements
Data Group
Signal Matching to
Strobe Clock
DVO Clock Strobes
Associated With the
Group
Clock Strobe Matching
Notes
DVOBD [11:0]
±100 mils
DVOBCLK[1:0]
± 10 mils
,
DVOCD [11:0]
±100 mils
DVOCCLK[1:0]
± 10 mils
,
NOTES:
1. Data signals of the same group shall be trace length matched to the clock within ± 100 mil including
package lengths.
2. All length matching formulas are based on GMCH die-pad to DVO device pin total length. Package
length tables are provided for all signals to facilitate this pad-to-pin matching.
Содержание 6300ESB ICH
Страница 24: ...24 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Introduction...
Страница 36: ...36 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide General Design Considerations...
Страница 102: ...102 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 122: ...122 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 152: ...152 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide System Memory Design Guidelines DDR SDRAM...
Страница 172: ...172 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Integrated Graphics Display Port...
Страница 190: ...190 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Hub Interface...
Страница 246: ...246 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Intel 6300ESB Design Guidelines...
Страница 264: ...264 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Platform Clock Routing Guidelines...
Страница 298: ...298 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Schematic Checklist Summary...
Страница 318: ...318 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Layout Checklist...