January 2007
37
Intel
®
855GME Chipset and Intel
®
6300ESB ICH Embedded Platform Design Guide
Intel
®
Pentium
®
M/Celeron
®
M Processor FSB Design and Power Delivery Guidelines
Intel
®
Pentium
®
M/Celeron
®
M
Processor FSB Design and Power
Delivery Guidelines
4
The following layout guidelines support designs using the Intel
®
Pentium
®
M/Celeron
®
M
Processor and the Intel
®
855GME chipset Graphics Memory Controller Hub (82855GME). Due to
on-die Rtt resistors on both the processor and the chipset, additional resistors do not need to be
placed on the motherboard for most Intel Pentium M/Celeron M Processor FSB signals. A simple
point-to-point interconnect topology is used in these cases.
4.1
Intel
®
Pentium
®
M/Celeron
®
M Processor FSB
Design Recommendations
For proper operation of the Intel Pentium M/Celeron M Processor and the Intel 855GME chipset, it
is necessary that the system designer meet the timing and voltage specification of each component.
The following recommendations are Intel’s best guidelines based on extensive simulation and
experimentation that make assumptions, which may be different from an OEM’s system design.
The most accurate way to understand the signal integrity and timing of the Intel Pentium
M/Celeron M Processor FSB in your platform is by performing a comprehensive simulation
analysis. It is possible that adjustments to trace impedance, line length, termination impedance,
board stack-up, and other parameters may be made that improve system performance.
Refer to the latest Intel
®
Pentium
®
M Processor Datasheet, Intel
®
Pentium
®
M Processor on the
90nm Process with 2MB L2 Cache Datasheet, or Intel
®
Celeron
®
M Processor Datasheet for a
FSB signal list, signal types, and definitions. Below are the design recommendations for the data,
address, and strobes. For the following discussion, the pad is defined as the attach point of the
silicon die to the package substrate. The following topology and layout guidelines are preliminary
and subject to change. The guidelines are derived from empirical testing with GMCH package
models.
4.1.1
Recommended Stack-Up Routing and Spacing
Assumptions
The following section describes in more detail, the terminology and definitions used for different
routing and stack-up assumptions that apply to the recommended motherboard stack-up shown in
4.1.1.1
Trace Space to Trace – Reference Plane Separation Ratio
illustrates the recommended relationship between the edge-to-edge trace spacing (2X)
versus the trace to reference plane separation (X). An edge-to-edge trace spacing (2X) to
trace – reference plane separation (X) ratio of 2:1 ensures a low crosstalk coefficient. All the
Содержание 6300ESB ICH
Страница 24: ...24 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Introduction...
Страница 36: ...36 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide General Design Considerations...
Страница 102: ...102 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 122: ...122 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 152: ...152 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide System Memory Design Guidelines DDR SDRAM...
Страница 172: ...172 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Integrated Graphics Display Port...
Страница 190: ...190 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Hub Interface...
Страница 246: ...246 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Intel 6300ESB Design Guidelines...
Страница 264: ...264 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Platform Clock Routing Guidelines...
Страница 298: ...298 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Schematic Checklist Summary...
Страница 318: ...318 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Layout Checklist...