60
Intel
®
855GME Chipset and Intel
®
6300ESB ICH Embedded Platform Design Guide
When either FERR# or THERMTRIP# is routed to an optional system receiver rather than the
6300ESB and the interface voltage of the optional system receiver does not support a 1.05 V
voltage swing, a voltage translation circuit must be used. When the recommended voltage
translation circuit described in
is used, the driver isolation resistor shown in
, Rs, shall replace the series dampening resistor R1 in Topology 1B. Thus, R1 is no longer
required in such a topology.
depicts the routing illustration for Topology 1B.
4.1.5.3
Topology 1C: Open Drain (OD) Signals Driven by the Intel
Pentium M/Celeron M Processor – PROCHOT#
The Topology 1C OD signal PROCHOT#, shall adhere to the following routing and layout
recommendations.
lists the recommended routing requirements for the PROCHOT#
signal of the Intel Pentium M/Celeron M processor. The routing guidelines allow the signal to be
routed as either a micro-strip or strip-line using 55
Ω
± 15 percent characteristic trace impedance.
depicts the recommended implementation for providing voltage translation between the
Intel Pentium M/Celeron M processor’s PROCHOT# signal and a system receiver that utilizes a
3.3 V interface voltage (shown as V_IO_RCVR).
Series resistor Rs is a component of the voltage translation logic and serves as a driver isolation
resistor. Rs is shown separated by distance L3 from the first bipolar junction transistor (BJT), Q1,
to emphasize the placement of Rs with respect to Q1. The placement of Rs a distance L3 before the
Q1 BJT is a specific implementation of the generalized voltage translator circuit shown in
. Rs shall be placed at the beginning of the T-split from the PROCHOT# signal. The
pull-up voltage for termination resistor Rtt is VCCP (1.05 V).
Intel recommends that PROCHOT# be routed using the voltage translation logic shown in
. The receiver at the output of the voltage translation circuit may be any system receiver
that may function properly with the PROCHOT# signal given the nature and usage model of this
pin. PROCHOT# is capable of toggling hundreds of times per second to signal a hot temperature
condition.
Figure 17. Routing Illustration for Topology 1B
Table 12. Layout Recommendations for Topology 1B
L1
L2
L3
R1
Rtt
Transmission
Line Type
0.5” – 12.0”
0” – 3.0”
0” – 3.0”
56
Ω
± 5%
56
Ω
± 5%
Micro-strip
0.5” – 12.0”
0” – 3.0”
0” – 3.0”
56
Ω
± 5%
56
Ω
± 5%
Strip-line
L2
VCCP
L3
Rtt
L1
CPU
Intel
®
6300ESB
(or system receiver)
R
1
Содержание 6300ESB ICH
Страница 24: ...24 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Introduction...
Страница 36: ...36 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide General Design Considerations...
Страница 102: ...102 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 122: ...122 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 152: ...152 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide System Memory Design Guidelines DDR SDRAM...
Страница 172: ...172 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Integrated Graphics Display Port...
Страница 190: ...190 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Hub Interface...
Страница 246: ...246 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Intel 6300ESB Design Guidelines...
Страница 264: ...264 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Platform Clock Routing Guidelines...
Страница 298: ...298 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Schematic Checklist Summary...
Страница 318: ...318 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Layout Checklist...