![Infineon OPTIREG TLF30681QVS01 Скачать руководство пользователя страница 71](http://html1.mh-extra.com/html/infineon/optireg-tlf30681qvs01/optireg-tlf30681qvs01_manual_2055183071.webp)
7.5.1
Window watchdog timing
Normal operation: correct trigger
Long Open Window
Closed Window
Open Window
Closed Window
ROT
WDI
fixed
variable
fixed
variable
1
2
3
4
Valid WWD triggering
Invalid WWD triggering
immediately
immediately
WWDSCMD
5
Figure 16
Normal operation: correct trigger
1.
If the reset output ROT turns to "high" in ACTIVE state, then the window watchdog starts a long open
window. The duration of the first long open window depends on the configured cycle time: 600 ms
(WDCYC = 1) or 60 ms (WDCYC = 0).
2.
During the long open window the window watchdog waits for valid WWD triggering according to the
trigger configuration. The maximum duration of the long open window is fixed. On valid WWD triggering
the window watchdog terminates the long open window.
3.
The window watchdog starts the closed window.
4.
The closed window has a fixed duration of
t
WD,CW
, which can be configured via SPI. The closed window
starts after the valid trigger signal, that terminates the open window or after the long open window. A
transition from "low" to "high" at the WDI pin does not lead to a trigger event.
5.
On a valid trigger signal the window watchdog terminates the open window. The duration of the open
window depends on when the microcontroller schedules the triggering. This is an example of valid WWD
triggering.
OPTIREG
™
PMIC TLF30681QVS01
Power management IC
Microcontroller interface and supervisory functions
Datasheet
71
Rev. 1.0
2020-04-08