![Infineon OPTIREG TLF30681QVS01 Скачать руководство пользователя страница 65](http://html1.mh-extra.com/html/infineon/optireg-tlf30681qvs01/optireg-tlf30681qvs01_manual_2055183065.webp)
An interrupt is only generated after the reset signal to the microcontroller has been released. An interrupt event
which occurred while the reset line for the microcontroller is still active is not signaled at the interrupt line but
the particular status bit for this event is set.
Details about the timing of the interrupt line are depicted in
t
POR
HIGH
LOW
FSM State
t
Internal interrupt
request
SPI service done
t
POR
ACTIVE
HIGH
LOW
t
Interrupt line
t
SPI service done
SPI service done
HIGH
LOW
t
HIGH
LOW
t
INT not serviced flag
(previously set)
INT not serviced flag
(previously cleared)
t
INT
t
INTTO
t
INTTO
t
INTTO
t
INTTO
Figure 11
Interrupt timing
Details about the system behavior in case not all interrupt status flags have been cleared are depicted in
OPTIREG
™
PMIC TLF30681QVS01
Power management IC
Microcontroller interface and supervisory functions
Datasheet
65
Rev. 1.0
2020-04-08