
24
Tsi620 Evaluation Board User Manual
60D7000_MA001_03
Intergrated Device Technology
www.idt.com
Figure 7: Reset Control Illustration
1.3.4.4
MMC Implementation
The MMC’s design is based on Actel’s MMC reference design, which has been customized with an
extended analog block for additional on-board voltage, current, and temperature monitoring functions.
The Actel MMC reference design is a custom 8051-based microcontroller implemented in an Actel
AFS600-FG256 Fusion mixed-signal FPGA, and is supported by IPMI firmware from uBlade. The
MMC design supports the basic requirements defined by the PICMIG AMC.0 and Intel IPMI v2.0
specifications. For additional information about the MMC design, contact the Actel or IDT Technical
Support team.
1.3.5
Clocking Management
This section specifies the clocking generation and distribution implementation.
1.3.5.1
Clocking Source Requirement
General requirements for all clocking sources:
•
Stability: +/-100 ppm
•
Duty cycle: 40/60%
•
Trise/Tfall: 50 ps–1300 ps for 20% to 80% swing
PrPMC
DSP
Tsi620
AFS600
System
Controller
Chip_RSTn
PORn
Push
Button
Power
Monitor
XWRSTn
FPGA
HW_RSTn
SW_RSTn
GigE
PHY
RSTn
PCI_RSTn
Block_RSTn
Interrupts
RSTOUTn
CLK_RSTn
Status