
12
Tsi620 Evaluation Board User Manual
60D7000_MA001_03
Intergrated Device Technology
www.idt.com
Figure 2: Evaluation Board Architecture
1.3
Board Hardware Functional Description
1.3.1
sRIO Switching and PrPMC Module
Tsi620 sRIO switch provides the high-speed interconnection of AMC backplane, on-board vertical
AMC slot, Stratix3 FPGA, TI DSP, and the processor module (see
Figure 3
).
1.3.1.1
sRIO Switch
•
Tsi620 sRIO switch with an endpoint to PCI interface
•
4x sRIO link to AMC backplane with speed at 1.25 Gbaud. 2.5 Gbaud, and 3.125 Gbaud
•
AMC finger connector with MMC support
•
4x sRIO link to on-board AMC slot connector with speed at 1.25 Gbaud, 2.5 Gbaud, and
3.125 Gbaud
•
Conforms to AMC.1 and AMC.4 specification by PCIMG
•
AMC.4 fabric port assignment support: Type4 (4x) only
•
Two 1x sRIO links between TCI6488 and Tsi620
•
XGMII interface to FPGA with 4x RapidIO protocol
A
M
C
F
in
g
er
C
o
nn
ect
o
r
Tsi620
SRIO Switch
SFP
Cage
SFP
Cage
TCI6488
DSP
Stratix3
FPGA
PrPMC Connector
AMC Vertical Connector
DDR2 256MB
DSP
Emulator
x4 SRIO
x4 SRIO
PCI 32b/66M
‘XGMII
DDR2 32b/614M
x2 SRIO
OBSAI/CPRI
RJ45
x1 SGMII
1000BaseT
OBSAI/CPRI (High Speed)
OBSAI/CPRI (Low Speed)
POWER
Management
USB
SGMII
PHY
SPROM
SFLASH
4MB
CLOCK Management
RESET Control
SPI
I2C
USB--
JTAG
Sync_SMA
PushButton
GPIO x 16
I2C
4x
O
B
S
A
I/C
P
R
I
Low
S
pee
d
AFS600
System
Controller
+12V@5A
Power Monitor
JTAG
RJ45
SGMII
PHY
x1 1000BASE-BX
LED
DIS
MMC
SYSCLK
JTAG
+12V
3.3V_MP
Mictor
AIF Port
1x OBSAI/CPRI
High Speed
MII
PHY
RJ45
100BaseT
Header
GP
IO
x
6
GPIO x 6
GP
IO
x
4