Rev. 1.10
8
November 04, 2019
Rev. 1.10
9
November 04, 2019
HT45F5Q-3
Battery Charger Flash MCU
HT45F5Q-3
Battery Charger Flash MCU
Block Diagram
Interrupt
Controller
Bus
Reset
Circuit
INT0~
INT1
Pin-Shared
With Port A
HT8 MCU Core
OPAE
OPA0N
OPA1N
OPA1
+
_
OPA0
+
_
V
DD
V
DD
V
DD
AN0~AN9
Pin-Shared
With Port B/C
Analog to Digital Converter
VREF
PA0~PA7
Port A
Driver
Timers
Pin-Shared
Function
I/O
VDD
VSS
V
DD
V
SS
SCOM
Pin-Shared
With Port B
PB0~PB7
Port B
Driver
PC0~PC6
Port C
Driver
CRC
OPA1P
Pin-Shared
With Port A
OPA0P
Sink only
Sink only
OPA2P
OPA2
LIRC
32kHz
USIM
Clock System
MUX
HIRC
8MHz
Stack
6-level
RAM
256
× 8
ROM
4K
× 15
Emulated
EEPROM
32
× 15
Watchdog
Timer
LVR
MUX
12-bit
ADC
12-bit DAC
14-bit DAC
Battery Charge Module
Digital Peripherals
Time Bases
: Pin-Shared Node
: USIM including SPI, I
2
C & UART
Analog Peripherals
Pin-Shared
With Port A
SYSCLK
Pin Assignment
PB7/AN7
PA2/OCDSCK/ICPCK
PA5/OPA0P/CTPB
OPA0N
PB0/AN0
OPAE
VDD
OPA1N
VSS
PB5/AN5
PA6/OPA1P/STPB
PB2/AN2/STPI
PB3/AN3
PB1/AN1/VREF
PC0/AN8/SCS
PB4/AN4
PA1/OPA2P
PB6/AN6/INT1
PA0/OCDSDA/ICPDA
PC1/AN9/SCK/SCL
PA3/CTP/CTCK/INT0/SDO/TX
PA4/STP/STCK/SDI/SDA/RX
PA7/SDO/TX
PC2/SDI/SDA/RX
24
23
22
21
20
19
18
17
16
15
14
13
1
2
3
4
5
6
7
8
9
10
11
12
HT45F5Q-3/HT45V5Q-3
24 SSOP-A