Rev. 1.10
50
November 04, 2019
Rev. 1.10
51
November 04, 2019
HT45F5Q-3
Battery Charger Flash MCU
HT45F5Q-3
Battery Charger Flash MCU
Register Name
Power On
Reset
LVR Reset
(Normal Operation)
WDT Time-out
(Normal Operation)
WDT Time-out
(IDLE/SLEEP)
ECR
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
EAR
- - - 0 0 0 0 0
- - - 0 0 0 0 0
- - - 0 0 0 0 0
- - - u u u u u
ED0L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED0H
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- u u u u u u u
ED1L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED1H
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- u u u u u u u
ED2L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED2H
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- u u u u u u u
ED3L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED3H
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- u u u u u u u
LVRC
0 1 0 1 1 0 1 0
u u u u u u u u
0 1 0 1 1 0 1 0
u u u u u u u u
WDTC
0 1 0 1 0 0 11
0 1 0 1 0 0 11
0 1 0 1 0 0 11
u u u u u u u u
SCC
0 0 0 - - - 0 0
0 0 0 - - - 0 0
0 0 0 - - - 0 0
u u u - - - u u
HIRCC
- - - - - - 0 1
- - - - - - 0 1
- - - - - - 0 1
- - - - - - u u
PSCR
- - - - - - 0 0
- - - - - - 0 0
- - - - - - 0 0
- - - - - - u u
STMC0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
STMC1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
STMDL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
STMDH
- - - - - - 0 0
- - - - - - 0 0
- - - - - - 0 0
- - - - - - u u
STMAL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
STMAH
- - - - - - 0 0
- - - - - - 0 0
- - - - - - 0 0
- - - - - - u u
TB0C
0 - - - - 0 0 0
0 - - - - 0 0 0
0 - - - - 0 0 0
u - - - - u u u
TB1C
0 - - - - 0 0 0
0 - - - - 0 0 0
0 - - - - 0 0 0
u - - - - u u u
SIMC0
111 0 0 0 0 0
111 0 0 0 0 0
111 0 0 0 0 0
u u u u u u u u
SIMC1 (UMD=0)
1 0 0 0 0 0 0 1
1 0 0 0 0 0 0 1
1 0 0 0 0 0 0 1
u u u u u u u u
UUCR1* (UMD=1)
0 0 0 0 0 0 x 0
0 0 0 0 0 0 x 0
0 0 0 0 0 0 x 0
u u u u u u u u
SIMD/UTXR_RXR
x x x x x x x x
x x x x x x x x
x x x x x x x x
u u u u u u u u
SIMA/SIMC2/UUCR2 0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
SIMTOC (UMD=0)
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
UBRG* (UMD=1)
x x x x x x x x
x x x x x x x x
x x x x x x x x
u u u u u u u u
UUSR
0 0 0 0 1 0 11
0 0 0 0 1 0 11
0 0 0 0 1 0 11
u u u u u u u u
INTC0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- u u u u u u u
INTC1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
INTC2
- - - 0 - - - 0
- - - 0 - - - 0
- - - 0 - - - 0
- - - u u u u u
MFI0
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - u u - - u u
MFI1
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - u u - - u u
INTEG
- - - - 0 0 0 0
- - - - 0 0 0 0
- - - - 0 0 0 0
- - - - u u u u
IFS
- - - - - 0 0 0
- - - - - 0 0 0
- - - - - 0 0 0
- - - - - u u u
PAS0
0 0 - - 0 0 - -
0 0 - - 0 0 - -
0 0 - - 0 0 - -
u u - - u u - -
PAS1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
PBS0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
PBS1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
PCS0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
PCS1
- - 0 0 0 0 0 0
- - 0 0 0 0 0 0
- - 0 0 0 0 0 0
- - u u u u u u
Note:
“u” stands for unchanged
“x” stands for unknown
“-” stands for unimplemented
“*” The UUCR1 and SIMC1 registers share the same memory address while the UBRG and
SIMTOC registers share the same memory address. The default value of the UUCR1 or UBRG
register can be obtained when the UMD bit is set high by application program after a reset.