
Rev. 1.00
501 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
23 Universal
Asynchronous Receiver T
ransmitter (UART)
23 Universal
Asynchronous Receiver T
ransmitter (UART)
Bits
Field
Descriptions
[7]
RXDMAEN UART RX DMA Enable
0: Disable
1: Enable
[6]
TXDMAEN
UART TX DMA Enable
0: Disable
1: Enable
[5]
URRXEN
UART RX Enable
0: Disable
1: Enable
[4]
URTXEN
UART TX Enable
0: Disable
1: Enable
[2]
TRSM
Transfer Mode Selection
This bit is used to select the data transfer protocol.
0: LSB first
1: MSB first
UART Interrupt Enable Register – URIER
This register is used to enable the related UART interrupt function. The UART module generates interrupts to the
controller when the corresponding events occur and the corresponding interrupt enable bits are set.
Offset:
0x00C
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
BIE
FEIE
PEIE
OEIE
TXCIE
TXDEIE
RXDRIE
Type/Reset
RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[6]
BIE
Break Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will be generated when the BII bit in the URSIFR
register is set.
[5]
FEIE
Framing Error Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will generated when the FEI bit in the URSIFR register
is set.