
Rev. 1.00
485 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
22 Universal Synchronous
Asynchronous Receiver T
ransmitter (USART)
22 Universal Synchronous
Asynchronous Receiver T
ransmitter (USART)
Bits
Field
Descriptions
[5]
FEIE
Framing Error Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will be generated when the FEI bit in the USRSIFR
register is set.
[4]
PEIE
Parity Error Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will be generated when the PEI bit in the USRSIFR
register is set.
[3]
OEIE
Overrun Error Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will be generated when the OEI bit in the USRSIFR
register is set.
[2]
TXCIE
Transmit Complete Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will be generated when the TXC bit in the USRSIFR
register is set.
[1]
TXDEIE
Transmit Data Empty Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will be generated when the TXDE bit in the USRSIFR
register is set.
[0]
RXDRIE
Receive Data Ready Interrupt Enable
0: Disable
1: Enable
If this bit is set, an interrupt will be generated when the RXDR bit in the USRSIFR
register is set.