
Rev. 1.00
105 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
6 Clock Control Unit (CKCU)
6 Clock Control Unit (CKCU)
APB Peripheral Clock Selection Register 0 – APBPCSR0
This register specifies APB peripheral clock prescaler selection.
Offset:
0x038
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
UR1PCLK
UR0PCLK
USR1PCLK
USR0PCLK
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
23
22
21
20
19
18
17
16
Reserved
GPTMPCLK
Reserved
MCTMPCLK
Type/Reset
RW 0 RW 0
RW 0 RW 0
15
14
13
12
11
10
9
8
BFTM1PCLK
BFTM0PCLK
UR3PCLK
UR2PCLK
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
SPI1PCLK
SPI0PCLK
I2C1PCLK
I2C0PCLK
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[31:30]
UR1PCLK
UART1 Peripheral Clock Selection
00: PCLK = CK_AHB
01: PCLK = CK_AHB / 2
10: PCLK = CK_AHB / 4
11: PCLK = CK_AHB / 8
PCLK = Peripheral Clock; CK_AHB = AHB and CPU clock
[29:28]
UR0PCLK
UART0 Peripheral Clock Selection
00: PCLK = CK_AHB
01: PCLK = CK_AHB / 2
10: PCLK = CK_AHB / 4
11: PCLK = CK_AHB / 8
PCLK = Peripheral Clock; CK_AHB = AHB and CPU clock
[27:26]
USR1PCLK
USART1 Peripheral Clock Selection
00: PCLK = CK_AHB
01: PCLK = CK_AHB/2
10: PCLK = CK_AHB/4
11: PCLK = CK_AHB/8
PCLK = Peripheral Clock; CK_AHB = AHB and CPU clock
These bits are only available for the HT32F54243/HT32F54253 devices.
[25:24]
USR0PCLK
USART0 Peripheral Clock Selection
00: PCLK = CK_AHB
01: PCLK = CK_AHB / 2
10: PCLK = CK_AHB / 4
11: PCLK = CK_AHB / 8
PCLK = Peripheral Clock; CK_AHB = AHB and CPU clock
Since there is only one USART in the HT32F54231/HT32F54241 devices, the
pins, registers and control bits related to the USART do not have the serial
number “0”.